English
Language : 

LM3S5C36 Datasheet, PDF (22/1068 Pages) Texas Instruments – Stellaris® LM3S5C36 Microcontroller
Table of Contents
Register 28:
Register 29:
Register 30:
Register 31:
DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0 ........................................... 408
DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4 ........................................... 409
DMA PrimeCell Identification 2 (DMAPCellID2), offset 0xFF8 ........................................... 410
DMA PrimeCell Identification 3 (DMAPCellID3), offset 0xFFC ........................................... 411
General-Purpose Input/Outputs (GPIOs) ................................................................................... 412
Register 1: GPIO Data (GPIODATA), offset 0x000 ............................................................................ 423
Register 2: GPIO Direction (GPIODIR), offset 0x400 ......................................................................... 424
Register 3: GPIO Interrupt Sense (GPIOIS), offset 0x404 .................................................................. 425
Register 4: GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 ........................................................ 426
Register 5: GPIO Interrupt Event (GPIOIEV), offset 0x40C ................................................................ 427
Register 6: GPIO Interrupt Mask (GPIOIM), offset 0x410 ................................................................... 428
Register 7: GPIO Raw Interrupt Status (GPIORIS), offset 0x414 ........................................................ 429
Register 8: GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 ................................................... 430
Register 9: GPIO Interrupt Clear (GPIOICR), offset 0x41C ................................................................ 431
Register 10: GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 ............................................ 432
Register 11: GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 ........................................................ 434
Register 12: GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 ........................................................ 435
Register 13: GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 ........................................................ 436
Register 14: GPIO Open Drain Select (GPIOODR), offset 0x50C ......................................................... 437
Register 15: GPIO Pull-Up Select (GPIOPUR), offset 0x510 ................................................................ 438
Register 16: GPIO Pull-Down Select (GPIOPDR), offset 0x514 ........................................................... 440
Register 17: GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 ................................................ 442
Register 18: GPIO Digital Enable (GPIODEN), offset 0x51C ................................................................ 443
Register 19: GPIO Lock (GPIOLOCK), offset 0x520 ............................................................................ 445
Register 20: GPIO Commit (GPIOCR), offset 0x524 ............................................................................ 446
Register 21: GPIO Analog Mode Select (GPIOAMSEL), offset 0x528 ................................................... 448
Register 22: GPIO Port Control (GPIOPCTL), offset 0x52C ................................................................. 449
Register 23: GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 ....................................... 451
Register 24: GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 ....................................... 452
Register 25: GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 ....................................... 453
Register 26: GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC ...................................... 454
Register 27: GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 ....................................... 455
Register 28: GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 ....................................... 456
Register 29: GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 ....................................... 457
Register 30: GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC ...................................... 458
Register 31: GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 .......................................... 459
Register 32: GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 .......................................... 460
Register 33: GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 .......................................... 461
Register 34: GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC ......................................... 462
General-Purpose Timers ............................................................................................................. 463
Register 1: GPTM Configuration (GPTMCFG), offset 0x000 .............................................................. 479
Register 2: GPTM Timer A Mode (GPTMTAMR), offset 0x004 ........................................................... 480
Register 3: GPTM Timer B Mode (GPTMTBMR), offset 0x008 ........................................................... 482
Register 4: GPTM Control (GPTMCTL), offset 0x00C ........................................................................ 484
Register 5: GPTM Interrupt Mask (GPTMIMR), offset 0x018 .............................................................. 487
Register 6: GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C ..................................................... 489
Register 7: GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 ................................................ 492
Register 8: GPTM Interrupt Clear (GPTMICR), offset 0x024 .............................................................. 495
22
January 23, 2012
Texas Instruments-Production Data