English
Language : 

LM3S3749 Datasheet, PDF (20/898 Pages) Texas Instruments – Stellaris® LM3S3749 Microcontroller
Table of Contents
Register 20: Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 ............................... 298
Register 21: Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C ............................... 299
Micro Direct Memory Access (μDMA) ........................................................................................ 300
Register 1: DMA Channel Source Address End Pointer (DMASRCENDP), offset 0x000 ...................... 322
Register 2: DMA Channel Destination Address End Pointer (DMADSTENDP), offset 0x004 ................ 323
Register 3: DMA Channel Control Word (DMACHCTL), offset 0x008 .................................................. 324
Register 4: DMA Status (DMASTAT), offset 0x000 ............................................................................ 328
Register 5: DMA Configuration (DMACFG), offset 0x004 ................................................................... 330
Register 6: DMA Channel Control Base Pointer (DMACTLBASE), offset 0x008 .................................. 331
Register 7: DMA Alternate Channel Control Base Pointer (DMAALTBASE), offset 0x00C .................... 332
Register 8: DMA Channel Wait on Request Status (DMAWAITSTAT), offset 0x010 ............................. 333
Register 9: DMA Channel Software Request (DMASWREQ), offset 0x014 ......................................... 334
Register 10: DMA Channel Useburst Set (DMAUSEBURSTSET), offset 0x018 .................................... 335
Register 11: DMA Channel Useburst Clear (DMAUSEBURSTCLR), offset 0x01C ................................. 337
Register 12: DMA Channel Request Mask Set (DMAREQMASKSET), offset 0x020 .............................. 338
Register 13: DMA Channel Request Mask Clear (DMAREQMASKCLR), offset 0x024 ........................... 340
Register 14: DMA Channel Enable Set (DMAENASET), offset 0x028 ................................................... 341
Register 15: DMA Channel Enable Clear (DMAENACLR), offset 0x02C ............................................... 343
Register 16: DMA Channel Primary Alternate Set (DMAALTSET), offset 0x030 .................................... 344
Register 17: DMA Channel Primary Alternate Clear (DMAALTCLR), offset 0x034 ................................. 346
Register 18: DMA Channel Priority Set (DMAPRIOSET), offset 0x038 ................................................. 347
Register 19: DMA Channel Priority Clear (DMAPRIOCLR), offset 0x03C .............................................. 349
Register 20: DMA Bus Error Clear (DMAERRCLR), offset 0x04C ........................................................ 350
Register 21: DMA Peripheral Identification 0 (DMAPeriphID0), offset 0xFE0 ......................................... 352
Register 22: DMA Peripheral Identification 1 (DMAPeriphID1), offset 0xFE4 ......................................... 353
Register 23: DMA Peripheral Identification 2 (DMAPeriphID2), offset 0xFE8 ......................................... 354
Register 24: DMA Peripheral Identification 3 (DMAPeriphID3), offset 0xFEC ........................................ 355
Register 25: DMA Peripheral Identification 4 (DMAPeriphID4), offset 0xFD0 ......................................... 356
Register 26: DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0 ........................................... 357
Register 27: DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4 ........................................... 358
Register 28: DMA PrimeCell Identification 2 (DMAPCellID2), offset 0xFF8 ........................................... 359
Register 29: DMA PrimeCell Identification 3 (DMAPCellID3), offset 0xFFC ........................................... 360
General-Purpose Input/Outputs (GPIOs) ................................................................................... 361
Register 1: GPIO Data (GPIODATA), offset 0x000 ............................................................................ 374
Register 2: GPIO Direction (GPIODIR), offset 0x400 ......................................................................... 375
Register 3: GPIO Interrupt Sense (GPIOIS), offset 0x404 .................................................................. 376
Register 4: GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 ........................................................ 377
Register 5: GPIO Interrupt Event (GPIOIEV), offset 0x40C ................................................................ 378
Register 6: GPIO Interrupt Mask (GPIOIM), offset 0x410 ................................................................... 379
Register 7: GPIO Raw Interrupt Status (GPIORIS), offset 0x414 ........................................................ 380
Register 8: GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 ................................................... 381
Register 9: GPIO Interrupt Clear (GPIOICR), offset 0x41C ................................................................ 383
Register 10: GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 ............................................ 384
Register 11: GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 ........................................................ 386
Register 12: GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 ........................................................ 387
Register 13: GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 ........................................................ 388
Register 14: GPIO Open Drain Select (GPIOODR), offset 0x50C ......................................................... 389
Register 15: GPIO Pull-Up Select (GPIOPUR), offset 0x510 ................................................................ 390
20
November 17, 2011
Texas Instruments-Production Data