English
Language : 

HYB25D256400BT Datasheet, PDF (23/77 Pages) Infineon Technologies AG – 256-Mbit Double Data Rate SDRAM, Die Rev. B
HYB25D256[400/800/160]B[T/C](L)
256-Mbit Double Data Rate SDRAM, Die Rev. B
Consecutive Read Bursts: CAS Latencies (Burst Length = 4 or 8)
CK
CK
Command
Address
DQS
DQ
CAS Latency = 2
Read
BAa, COL n
NOP
CL=2
Read
BAa, COL b
NOP
DOa-n
NOP
NOP
DOa-b
CK
CK
Command
Address
DQS
DQ
CAS Latency = 2.5
Read
BAa, COL n
NOP
Read
BAa,COL b
CL=2.5
NOP
DOa- n
NOP
NOP
DOa- b
DO a-n (or a-b) = data out from bank a, column n (or bank a, column b).
When burst length = 4, the bursts are concatenated.
When burst length = 8, the second burst interrupts the first.
3 subsequent elements of data out appear in the programmed order following DO a-n.
3 (or 7) subsequent elements of data out appear in the programmed order following DO a-b.
Shown with nominal tAC, tDQSCK, and tDQSQ.
Don’t Care
Page 23 of 77
2003-01-09, V1.1