English
Language : 

MC68HC11E0CFNE3 Datasheet, PDF (172/242 Pages) Freescale Semiconductor, Inc – M68HC11E Family
Electrical Characteristics
10.18 MC68L11E9/E20 Serial Peirpheral Interface Characteristics
Num
Characteristic(1)
Frequency of operation
E clock
E-clock period
Operating frequency
Master
Slave
Cycle time
1
Master
Slave
2
Enable lead time(2)
Slave
3
Enable lag time(2)
Slave
Symbol
fo
tCYC
fop(m)
fop(s)
tCYC(m)
tCYC(s)
tlead(s)
tlag(s)
E9
Min
Max
dc
2.0
500
—
fo/32
fo/2
dc
fo
2
32
1
—
1
—
1
—
E20
Min
Max
dc
2.0
500
—
fo/128
fo/2
dc
fo
2
128
1
—
1
—
1
—
Unit
MHz
ns
MHz
tCYC
tCYC
tCYC
Clock (SCK) high time
4
Master
Slave
tw(SCKH)m
tw(SCKH)s
tCYC–30
1/2
tCYC–30
16 tCYC
—
tCYC–30
1/2
tCYC–30
64 tCYC
—
ns
Clock (SCK) low time
5
Master
Slave
tw(SCKL)m
tw(SCKL)s
tCYC–30
1/2
tCYC–30
16 tCYC
—
tCYC–30
1/2
tCYC–30
64 tCYC
—
ns
Data setup time (inputs)
6
Master
Slave
tsu(m)
40
—
40
—
ns
tsu(s)
40
—
40
—
Data hold time (inputs)
7
Master
Slave
th(m)
40
—
40
—
ns
th(s)
40
—
40
—
Slave access time
8
CPHA = 0
CPHA = 1
ta
0
50
0
50
ns
0
50
0
50
Disable time (hold time
9
to high-impedance state)
Slave
tdis
—
60
—
60
ns
10 Data valid(3) (after enable edge)
tv
—
60
—
60
ns
11
Data hold time (outputs)
(after enable edge)
tho
0
—
0
—
ns
1. VDD = 3.0 Vdc to 5.5 Vdc, VSS = 0 Vdc, TA = TL to TH, all timing is shown with respect to 20% VDD and 70% VDD, unless
otherwise noted
2. Time to data active from high-impedance state
3. Assumes 100 pF load on SCK, MOSI, and MISO pins
M68HC11E Family Data Sheet, Rev. 5.1
172
Freescale Semiconductor