English
Language : 

M13S128324A-2M Datasheet, PDF (42/48 Pages) Elite Semiconductor Memory Technology Inc. – Double-data-rate architecture, two data transfers per clock cycle
ESMT
DM Function (@ BL=8) only for write
0
1
2
3
4
5
6
CLK
CLK
CKE
HIGH
CS
RAS
CAS
BA0,BA1
BAa
A8/AP
ADDR
Ca
(A0~An)
WE
DQS
DQ
DM
COMMAND
Da0 Da1 Da2 Da3 Da4 Da5 Da6 Da7
WRITE
M13S128324A (2M)
7
8
9
10
: Don’t care
10122B32R.B
Elite Semiconductor Memory Technology Inc.
Publication Date : Aug. 2011
Revision : 1.3
42/48