English
Language : 

M13S128324A-2M Datasheet, PDF (1/48 Pages) Elite Semiconductor Memory Technology Inc. – Double-data-rate architecture, two data transfers per clock cycle
ESMT
DDR SDRAM
M13S128324A (2M)
1M x 32 Bit x 4 Banks
Double Data Rate SDRAM
Features
z Double-data-rate architecture, two data transfers per clock cycle
z Bi-directional data strobe (DQS)
z Differential clock inputs (CLK and CLK )
z DLL aligns DQ and DQS transition with CLK transition
z Quad bank operation
z CAS Latency : 2, 2.5, 3
z Burst Type : Sequential and Interleave
z Burst Length : 2, 4, 8
z All inputs except data & DM are sampled at the rising edge of the system clock(CLK)
z Data I/O transitions on both edges of data strobe (DQS)
z DQS is edge-aligned with data for READs; center-aligned with data for WRITEs
z Data mask (DM) for write masking only
z VDD = 2.375V ~ 2.625V, VDDQ = 2.375V ~ 2.625V
z VDD = 2.5V ~ 2.7V, VDDQ = 2.5V ~ 2.7V (for speed -3.6)
z Auto & Self refresh
z 32ms refresh period (4K cycle)
z 2.5V I/O (SSTL_2 compatible)
Ordering Information
Product ID
M13S128324A -3.6BG2M
M13S128324A -4BG2M
M13S128324A -5BG2M
M13S128324A -6BG2M
Max Freq.
275MHz (DDR550)
250MHz (DDR500)
200MHz (DDR400)
166MHz (DDR333)
VDD
2.6V
2.5V
2.5V
2.5V
Package
Comments
144 ball FBGA
Pb-free
Elite Semiconductor Memory Technology Inc.
Publication Date : Aug. 2011
Revision : 1.3
1/48