English
Language : 

M13S128324A-2M Datasheet, PDF (41/48 Pages) Elite Semiconductor Memory Technology Inc. – Double-data-rate architecture, two data transfers per clock cycle
ESMT
M13S128324A (2M)
Read Interrupted by a Read (@ BL=8, CL=2)
0
1
CLK
CLK
2
3
4
5
6
7
8
9
10
CKE
HIGH
CS
RAS
CAS
BA0,BA1
A8/AP
BAa
BAb
ADDR
(A0~An)
WE
Ca
Cb
DQS
DQ
DM
COMMAND
Qa0 Qa1 Qb0 Qb1 Qb2 Qb3 Qb4 Qb5 Qb6 Qb7
tCCD
READ
READ
: Don’t care
10122B32R.B
Elite Semiconductor Memory Technology Inc.
Publication Date : Aug. 2011
Revision : 1.3
41/48