English
Language : 

LAN9313 Datasheet, PDF (29/398 Pages) SMSC Corporation – Three Port 10/100 Managed Ethernet Switch with MII
Three Port 10/100 Managed Ethernet Switch with MII
Datasheet
Note 3.1
The pin names for the twisted pair pins apply to a normal connection. If HP Auto-MDIX is
enabled and a reverse connection is detected or manually selected, the RX and TX pins
will be swapped internally.
Table 3.2 LAN Port 2 Pins
PIN
83-86
127
126
124
123
NAME
Port 2 LED
Indicators
General
Purpose I/O
Data
Port 2
Ethernet TX
Negative
Port 2
Ethernet TX
Positive
Port 2
Ethernet RX
Negative
Port 2
Ethernet RX
Positive
SYMBOL
nP2LED[3:0]
GPIO[7:4]
TXN2
TXP2
RXN2
RXP2
BUFFER
TYPE
DESCRIPTION
OD12
IS/O12/
OD12
(PU)
AIO
LED indicators: When configured as LED outputs
via the LED Configuration Register (LED_CFG),
these pins are open-drain, active low outputs and
the pull-ups and input buffers are disabled. The
functionality of each pin is determined via the
LED_CFG[9:8] bits.
General Purpose I/O Data: When configured as
GPIO via the LED Configuration Register
(LED_CFG), these general purpose signals are
fully programmable as either push-pull outputs,
open-drain outputs or Schmitt-triggered inputs by
writing the General Purpose I/O Configuration
Register (GPIO_CFG) and General Purpose I/O
Data & Direction Register (GPIO_DATA_DIR). The
pull-ups are enabled in GPIO mode. The input
buffers are disabled when set as an output.
Note: See Chapter 12, "GPIO/LED Controller,"
on page 142 for additional details.
Ethernet TX Negative: Negative output of Port 2
Ethernet transmitter. See Note 3.2 for additional
information.
AIO Ethernet TX Positive: Positive output of Port 2
Ethernet transmitter. See Note 3.2 for additional
information.
AIO Ethernet RX Negative: Negative input of Port 2
Ethernet receiver. See Note 3.2 for additional
information.
AIO Ethernet RX Positive: Positive input of Port 2
Ethernet receiver. See Note 3.2 for additional
information.
Note 3.2
The pin names for the twisted pair pins apply to a normal connection. If HP Auto-MDIX is
enabled and a reverse connection is detected or manually selected, the RX and TX pins
will be swapped internally.
PIN
119
114,117
Table 3.3 LAN Port 1 & 2 Power and Common Pins
NAME
Bias
Reference
+3.3V Port 1
Analog Power
Supply
SYMBOL
EXRES
VDD33A1
BUFFER
TYPE
DESCRIPTION
AI
Bias Reference: Used for internal bias circuits.
Connect to an external 12.4K ohm, 1% resistor to
ground.
P
+3.3V Port 1 Analog Power Supply
Refer to the LAN9313/LAN9313i application note
for additional connection information.
SMSC LAN9313/LAN9313i
29
DATASHEET
Revision 1.2 (04-08-08)