English
Language : 

LAN9313 Datasheet, PDF (240/398 Pages) SMSC Corporation – Three Port 10/100 Managed Ethernet Switch with MII
Three Port 10/100 Managed Ethernet Switch with MII
Datasheet
BITS
DESCRIPTION
6 10BASE-T Full Duplex
This bit determines the advertised 10BASE-T full duplex capability.
0: 10BASE-T full duplex ability not advertised
1: 10BASE-T full duplex ability advertised
5 10BASE-T Half Duplex
This bit determines the advertised 10BASE-T half duplex capability.
0: 10BASE-T half duplex ability not advertised
1: 10BASE-T half duplex ability advertised
4:0 Selector Field
This field identifies the type of message being sent by Auto-Negotiation.
00001: IEEE 802.3
TYPE
R/W
DEFAULT
Note 13.57
Table 13.8
R/W
Note 13.58
Table 13.9
R/W
00001b
Note 13.55 The Pause and Asymmetric Pause bits are loaded into the PHY registers by the EEPROM
Loader.
Note 13.56 The default value of this bit is determined by the Manual Flow Control Enable Strap
(manual_FC_strap_x). When the Manual Flow Control Enable Strap is 0, this bit defaults
to 1 (symmetric pause advertised). When the Manual Flow Control Enable Strap is 1, this
bit defaults to 0 (symmetric pause not advertised). Configuration strap values are latched
upon the de-assertion of a chip-level reset as described in Section 4.2.4, "Configuration
Straps," on page 45. Refer to Section 4.2.4, "Configuration Straps," on page 45 for
configuration strap definitions.
Note 13.57 The default value of this bit is determined by the logical OR of the Auto-Negotiation strap
(autoneg_strap_x) with the logical AND of the negated speed select strap (speed_strap_x)
and (duplex_strap_x). Table 13.8 defines the default behavior of this bit. Configuration
strap values are latched upon the de-assertion of a chip-level reset as described in Section
4.2.4, "Configuration Straps," on page 45. Refer to Section 4.2.4, "Configuration Straps,"
on page 45 for configuration strap definitions.
Table 13.8 10BASE-T Full Duplex Advertisement Default Value
autoneg_strap_x speed_strap_x
duplex_strap_x Default 10BASE-T Full Duplex (Bit 6) Value
0
0
0
0
0
0
1
1
0
1
0
0
0
1
1
0
1
0
0
1
1
0
1
1
1
1
0
1
1
1
1
1
Note 13.58 The default value of this bit is determined by the logical OR of the Auto-Negotiation strap
(autoneg_strap_x) and the negated speed strap (speed_strap_x). Table 13.9 defines the
default behavior of this bit. Configuration strap values are latched upon the de-assertion
of a chip-level reset as described in Section 4.2.4, "Configuration Straps," on page 45.
Refer to Section 4.2.4, "Configuration Straps," on page 45 for configuration strap
definitions.
Revision 1.2 (04-08-08)
240
DATASHEET
SMSC LAN9313/LAN9313i