English
Language : 

LAN9313 Datasheet, PDF (164/398 Pages) SMSC Corporation – Three Port 10/100 Managed Ethernet Switch with MII
13.1.4
13.1.4.1
Three Port 10/100 Managed Ethernet Switch with MII
Datasheet
IEEE 1588
This section details the IEEE 1588 timestamp related registers. Each port of the LAN9313/LAN9313i
has a 1588 timestamp block with 8 related registers, 4 for transmit capture and 4 for receive capture.
These sets of registers are identical in functionality for each port, and thus their register descriptions
have been consolidated. In these cases, the register names will be amended with a lowercase “x” in
place of the port designation. The wildcard “x” should be replaced with “1”, “2”, or “MII” for the Port 1,
Port 2, and Port 0(External MII) respectively. A list of all the 1588 related registers can be seen in
Table 13.1. For more information on the IEEE 1588, refer to Chapter 10, "IEEE 1588 Hardware Time
Stamp Unit," on page 134.
Port x 1588 Clock High-DWORD Receive Capture Register (1588_CLOCK_HI_RX_CAPTURE_x)
Offset:
Port 1: 100h
Port 2: 120h
Port 0: 140h
Size:
32 bits
BITS
DESCRIPTION
31:0 Timestamp High (TS_HI)
This field contains the high 32-bits of the timestamp taken on the receipt of
a 1588 Sync or Delay_Req packet.
TYPE
RO
DEFAULT
00000000h
Note: The selection between Sync or Delay_Req packets is based on the corresponding
master/slave bit in the 1588 Configuration Register (1588_CONFIG).
Note: There are multiple instantiations of this register, one for each port of the LAN9313/LAN9313i.
Refer to Section 13.1.4 for additional information.
Note: For Port 0(External MII), receive is defined as data from the switch fabric, while transmit is to
the switch fabric.
Revision 1.2 (04-08-08)
164
DATASHEET
SMSC LAN9313/LAN9313i