English
Language : 

MC908JL8CDWE Datasheet, PDF (159/212 Pages) Freescale Semiconductor, Inc – Microcontrollers
Port D
Address:
Read:
Write:
Reset:
$0007
Bit 7
6
5
4
3
2
1
DDRD7 DDRD6 DDRD5 DDRD4 DDRD3 DDRD2 DDRD1
0
0
0
0
0
0
0
Figure 11-11. Data Direction Register D (DDRD)
Bit 0
DDRD0
0
DDRD[7:0] — Data Direction Register D Bits
These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins
as inputs.
1 = Corresponding port D pin configured as output
0 = Corresponding port D pin configured as input
NOTE
Avoid glitches on port D pins by writing to the port D data register before
changing data direction register D bits from 0 to 1. Figure 11-12 shows the
port D I/O logic.
READ DDRD ($0007)
WRITE DDRD ($0007)
RESET
WRITE PTD ($0003)
DDRDx
PTDx
PTDPU[6:7]
PTDx
READ PTD ($0003)
Figure 11-12. Port D I/O Circuit
To ADC, TIM1, SCI
When DDRDx is a logic 1, reading address $0003 reads the PTDx data latch. When DDRDx is a logic 0,
reading address $0003 reads the voltage level on the pin. The data latch can always be written,
regardless of the state of its data direction bit. Table 11-4 summarizes the operation of the port D pins.
Table 11-4. Port D Pin Functions
DDRD Bit
0
1
PTD Bit
X(1)
X
I/O Pin Mode
Input, Hi-Z(2)
Output
Accesses to DDRD
Read/Write
DDRD[7:0]
DDRD[7:0]
1. X = don’t care.
2. Hi-Z = high impedance.
3. Writing affects data register, but does not affect the input.
Accesses to PTD
Read
Pin
Write
PTD[7:0](3)
PTD[7:0] PTD[7:0]
MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1
Freescale Semiconductor
159