English
Language : 

XC3S200A-4VQG100C Datasheet, PDF (57/132 Pages) Xilinx, Inc – Architectural and Configuration Overview
DC and Switching Characteristics
Master Serial and Slave Serial Mode Timing
PROG_B
(Input)
INIT_B
(Open-Drain)
CCLK
(Input/Output)
DIN
(Input)
DOUT
(Output)
TDCC
TCCD
Bit 0
Bit 1
TMCCL
TSCCL
TMCCH
TSCCH
1/FCCSER
Bit n Bit n+1
TCCO
Bit n-64 Bit n-63
Figure 12: Waveforms for Master Serial and Slave Serial Configuration
DS312-3_05_103105
Table 50: Timing for the Master Serial and Slave Serial Configuration Modes
Symbol
Description
Clock-to-Output Times
TCCO
The time from the falling transition on the CCLK pin to data appearing at the
DOUT pin
Setup Times
TDCC
The time from the setup of data at the DIN pin to the rising transition at the
CCLK pin
Hold Times
TCCD
The time from the rising transition at the CCLK pin to the point when data is
last held at the DIN pin
Clock Timing
TCCH
High pulse width at the CCLK input pin
TCCL
Low pulse width at the CCLK input pin
FCCSER
Frequency of the clock signal at the No bitstream compression
CCLK input pin
With bitstream compression
Slave/
Master
Both
Both
Master
Slave
Master
Slave
Master
Slave
Slave
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 8.
2. For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.
All Speed Grades
Min
Max
Units
1.5
10
ns
7
–
ns
0
ns
–
1.0
See Table 48
See Table 49
See Table 48
See Table 49
0
100
MHz
0
100
MHz
DS529-3 (v2.0) August 19, 2010
www.xilinx.com
57