English
Language : 

CD00191174 Datasheet, PDF (90/112 Pages) STMicroelectronics – High-density access line, ARM-based 32-bit MCU
Electrical characteristics
STM32F101xC, STM32F101xD, STM32F101xE
Table 54. SPI characteristics
Symbol
Parameter
Conditions
Min Max Unit
fSCK
1/tc(SCK)
SPI clock frequency
Master mode
Slave mode
18
MHz
18
tr(SCK)
tf(SCK)
SPI clock rise and fall
time
Capacitive load: C = 30 pF
8
ns
DuCy(SCK)
SPI slave input clock duty
cycle
Slave mode
30
70
%
tsu(NSS)(1) NSS setup time
Slave mode
4tPCLK
th(NSS)(1) NSS hold time
Slave mode
2tPCLK
tw(SCKH)(1)
tw(SCKL)(1)
SCK high and low time
Master mode, fPCLK = 36 MHz,
presc = 4
50
60
tsu(MI) (1)
tsu(SI)(1)
Data input setup time
Master mode
Slave mode
5
5
th(MI) (1)
Master mode
5
Data input hold time
th(SI)(1)
Slave mode
4
ta(SO)(1)(2) Data output access time Slave mode, fPCLK = 20 MHz
0
tdis(SO)(1)(3) Data output disable time Slave mode
2
tv(SO) (1)(1) Data output valid time
Slave mode (after enable edge)
tv(MO)(1)(1) Data output valid time
Master mode (after enable edge)
th(SO)(1)
th(MO)(1)
Data output hold time
Slave mode (after enable edge) 15
Master mode (after enable edge) 2
ns
3tPCLK
10
25
5
1. Based on characterization, not tested in production.
2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate
the data.
3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put
the data in Hi-Z
90/112
Doc ID 14610 Rev 8