English
Language : 

MC68HC908RK2 Datasheet, PDF (45/232 Pages) Motorola, Inc – Microcontroller Unit
FLASH 2TS Memory
FLASH 2TS Control Register
block size is one row of eight bytes. Refer to Table 4-2 for additional
block size options.
NOTE:
Sometimes a program disturb condition, in which case an erased bit on
the row being programmed unintentionally becomes programmed,
occurs. The embedded smart programming algorithm implements a
margin read technique to avoid program disturb. The margin read step
of the smart programming algorithm is used to ensure programmed bits
are programmed to sufficient margin for data retention over the device’s
lifetime. In the application code, perform an erase operation after eight
program operations (on the same row) to further avoid program disturb.
For availability of programming tools and more information, contact a
local Motorola representative.
NOTE: A security feature prevents viewing of the FLASH 2TS contents.(1)
4.4 FLASH 2TS Control Register
The FLASH 2TS control register (FLCR) controls program, erase, and
margin read operations.
Address: $FE08
Bit 7
6
5
4
3
2
1
Bit 0
Read: 0
Write:
FDIV0 BLK1 BLK0 HVEN MARGIN ERASE PGM
Reset: 0
0
0
0
0
0
0
0
= Unimplemented
Figure 4-1. FLASH 2TS Control Register (FLCR)
FDIV0 — Frequency Divide Control Bit
This read/write bit selects the factor by which the charge pump clock
is divided from the system clock. See 4.5 FLASH 2TS Charge Pump
Frequency Control.
1. No security feature is absolutely secure. However, Motorola’s strategy is to make reading or
copying the FLASH 2TS difficult for unauthorized users.
MC68HC908RK2 — Rev. 4.0
MOTOROLA
FLASH 2TS Memory
Advance Information
45