English
Language : 

SMJ34020A Datasheet, PDF (76/92 Pages) Texas Instruments – GRAPHICS SYSTEM PROCESSOR
SMJ34020A
GRAPHICS SYSTEM PROCESSOR
SGUS011B – APRIL 1991 – REVISED AUGUST 1995
local-bus timing: bus control inputs (see Note 4 and Figure 40)
NO.
52
ta(CMV-LAV)†
53
th(LA-CMV)†
Access time, CAMD valid after address valid on LAD
Hold time, CAMD valid after address no longer valid
on LAD
’34020A-32
MIN
MAX
3tQ – 45
0
’34020A-40
MIN
MAX
3tQ – 37
0
UNIT
ns
ns
54
ta(BCV-ALL)†
Access time, control valid (LRDY, PGMD, SIZE16,
BUSFLT) after ALTCH low
3tQ – 35 + s
3tQ – 27 + s ns
55
th(CK2H-BCV)†
Hold time, control (LRDY, PGMD, SIZE16, BUSFLT)
valid after LCLK2 high
0
0
ns
56
tsu(BCV-CK2H)†
Setup time, SIZE16 valid before LCLK2 no longer
low
20
15
ns
† CAMD, LRDY, PGMD, SIZE16, and BUSFLT are synchronous inputs. The specified setup, access and hold times must be met for proper device
operation.
NOTE 4: s = tQ if using the clock stretch;
s = 0 otherwise
LCLK1
LCLK2
LAD
CAMD
ALTCH
LRDY
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4‡ Q1 Q2 Q3 Q4 Q1
Address
52
53
Valid
55
54
Valid
PGMD
SIZE16
Valid
Valid
56
55
Valid
BUSFLT
‡ See clock stretch, page 20.
Valid
Figure 40. Local-Bus Timing: Bus Control Inputs
76
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251–1443