English
Language : 

C8051F50X Datasheet, PDF (113/312 Pages) Silicon Laboratories – Mixed Signal ISP Flash MCU Family
C8051F50x-F51x
Table 13.3. Special Function Registers
SFRs are listed in alphabetical order. All undefined SFR locations are reserved
Register
Address
Description
ACC
0xE0
Accumulator
ADC0CF
0xBC
ADC0 Configuration
ADC0CN
0xE8
ADC0 Control
ADC0GTH
0xC4
ADC0 Greater-Than Compare High
ADC0GTL
0xC3
ADC0 Greater-Than Compare Low
ADC0H
0xBE
ADC0 High
ADC0L
0xBD
ADC0 Low
ADC0LTH
ADC0LTL
ADC0MX
ADC0TK
B
CCH0CN
CKCON
CLKMUL
CLKSEL
CPT0CN
CPT0MD
CPT0MX
CPT1CN
CPT1MD
CPT1MX
DPH
DPL
EIE1
EIE2
EIP1
EIP2
EMI0CF
EMI0CN
EMI0TC
FLKEY
FLSCL
IE
IP
0xC6
0xC5
0xBB
0xBA
0xF0
0xE3
0x8E
0x97
0x8F
0x9A
0x9B
0x9C
0x9D
0x9E
0x9F
0x83
0x82
0xE6
0xE7
0xF6
0xF7
0xB2
0xAA
0xAA
0xB7
0xB6
0xA8
0xB8
ADC0 Less-Than Compare Word High
ADC0 Less-Than Compare Word Low
ADC0 Mux Configuration
ADC0 Tracking Mode Select
B Register
Cache Control
Clock Control
Clock Multiplier
Clock Select
Comparator0 Control
Comparator0 Mode Selection
Comparator0 MUX Selection
Comparator1 Control
Comparator1 Mode Selection
Comparator1 MUX Selection
Data Pointer High
Data Pointer Low
Extended Interrupt Enable 1
Extended Interrupt Enable 2
Extended Interrupt Priority 1
Extended Interrupt Priority 2
External Memory Interface Configuration
External Memory Interface Control
External Memory Interface Timing Control
Flash Lock and Key
Flash Scale
Interrupt Enable
Interrupt Priority
Page
94
63
65
67
67
64
64
68
68
71
66
94
137
266
171
166
77
78
82
77
78
82
93
93
123
123
124
125
152
151
157
135
136
121
122
Rev. 1.1
113