English
Language : 

NS32FX16-15 Datasheet, PDF (58/88 Pages) National Semiconductor (TI) – Imaging/Signal Processor
4 0 Device Specifications (Continued)
1100 Read for Effective Address
1101 Transfer Slave Operand
1110 Read Slave Status Word
1111 Broadcast Slave ID
US
User Supervisor
User or Supervisor Mode status High indicates
User Mode low indicates Supervisor Mode
ILO
Interlocked Operation
When active indicates that an interlocked opera-
tion is being executed
HLDA Hold Acknowledge
Activated by the CPU in response to the HOLD
input to indicate that the CPU has released the
bus
PFS
Program Flow Status
A pulse on this signal indicates the beginning of
execution of an instruction
BPU
BPU Cycle
This signal is activated during a bus cycle to en-
able an external BITBLT processing unit The
EXTBLT instruction activates this signal
Note BPU is low (Active) only during bus cycles involving pre-
fetching instructions and execution of EXTBLT oper-
ands It is recommended that BPU ADS and status lines
(ST0–ST3) be used to qualify BPU bus cycles If a DMA
circuit exists in the system the HLDA signal should be
used to further qualify BPU cycles BPU may become
active during T4 of a non-BPU bus cycle and may be-
come inactive during T4 of a BPU bus cycle BPU must
be qualified by ADS and status lines (ST0–ST3) to be
used as an external gating signal
RSTO Reset Output
This signal becomes active when RSTI is low
initiating a system reset
RD
Read Strobe
Activated during CPU or DMA read cycles to en-
able reading of data from memory or peripherals
See Section 3 5 5 2
WR
Write Strobe
Activated during CPU or DMA write cycles to en-
able writing of data to memory or peripherals
TSO
Timing State Output
The falling edge of TSO identifies the beginning
of state T2 of a bus cycle The rising edge identi-
fies the beginning of state T4
DBE
Data Buffers Enable
Used to control external data buffers It is active
when the data buffers are to be enabled
OSCOUT Crystal Output
This line is used as the return path for the crystal
(if used) When an external clock source is used
OSCOUT should be left unconnected or loaded
with no more than 5 pF of stray capacitance
IAS
Special Cycle Address Strobe
Signals the beginning of a special bus cycle
CTTL1 – 2 System Clock
Output clock for bus timing CTTL1 and CTTL2
must be externally connected together
FCLK Fast Clock
This clock is derived from the clock waveform on
OSCIN Its frequency is either the same as
OSCIN or is lower depending upon the scale fac-
tor programmed into the CFG register
ALE
Address Latch Enable
Active high signal that can be used to control
external address latches
4 1 4 Input-Output Signals
AD0 –15 Address Data Bus
Multiplexed Address Data Information Bit 0 is
the least significant bit of each
SPC
Slave Processor Control
Used by the CPU as the data strobe output for
slave processor transfers used by a slave proc-
essor to acknowledge completion of a slave in-
struction See Section 3 5 5 7
DDIN
Data Direction
Status signal indicating the directon of the data
transfer during a bus cycle During HOLD ac-
knowledge this signal becomes an input and de-
termines the activation of RD or WR
ADS
Address Strobe
Controls address latches signals the beginning
of a bus cycle During HOLD acknowledge this
signal becomes an input and the CPU monitors it
to detect the beginning of a DMA cycle and gen-
erate the relevant strobe signals When a DMA is
used ADS should be pulled up to VCC through a
10 kX resistor
58