English
Language : 

PIC18F86K22-I Datasheet, PDF (421/550 Pages) Microchip Technology – 64/80-Pin, High-Performance, 1-Mbit Enhanced Flash Microcontrollers
PIC18F87K22 FAMILY
28.3 On-Chip Voltage Regulator
All of the PIC18F87K22 family devices power their core
digital logic at a nominal 3.3V. For designs that are
required to operate at a higher typical voltage, such as
5V, all family devices incorporate two on-chip regula-
tors that allow the device to run its core logic from VDD.
Those regulators are:
• Normal On-Chip Regulator
• Ultra Low-Power On-Chip Regulator
The hardware configuration of these regulators is the
same and is explained in Section 28.3.1 “Regulator
Enable/Disable By Hardware”. The regulators’ only
differences relate to when the device enters Sleep, as
explained in Section 28.3.2 “Operation of Regulator
in Sleep”.
28.3.1
REGULATOR ENABLE/DISABLE BY
HARDWARE
The regulator can be enabled or disabled only by hard-
ware. The regulator is controlled by the ENVREG pin
and the VDDCORE/VCAP pin.
28.3.1.1 Regulator Enable Mode
Tying VDD to the pin enables the regulator, which in turn,
provides power to the core from the other VDD pins.
When the regulator is enabled, a low-ESR filter capac-
itor must be connected to the VDDCORE/VCAP pin (see
Figure 28-2). This helps maintain the regulator’s
stability. The recommended value for the filter capacitor
is given in Section 31.2 “DC Characteristics: Power-
Down and Supply Current PIC18F87K22 Family
(Industrial/Extended)”.
28.3.1.2 Regulator Disable Mode
If the regulator is disabled by connecting VSS to the
ENVREG pin, the power to the core is supplied directly
by VDD. The voltage levels for VDD must not exceed the
specified VDDCORE levels. In Regulator Disabled mode,
a 0.1 µF capacitor should be connected to the
VDDCORE/VCAP pin (see Figure 28-2).
When the regulator is being used, the overall voltage
budget is very tight. The regulator should operate the
device down to 1.8V. When VDD drops below 3.3V, the
regulator no longer regulates, but the output voltage fol-
lows the input until VDD reaches 1.8V. Below this voltage,
the output of the regulator output may drop to 0V.
FIGURE 28-2:
CONNECTIONS FOR THE
ON-CHIP REGULATOR
Regulator Enabled (ENVREG tied to VDD):
5V
PIC18F87K22
VDD
ENVREG
VDDCORE/VCAP
CF
VSS
Regulator Disabled (ENVREG tied to VSS):
3.3V(1)
PIC18F87K22
VDD
ENVREG
0.1µF VDDCORE/VCAP
VSS
Note 1:
These are typical operating voltages. For the
full operating ranges of VDD and VDDCORE,
see Section 31.2 “DC Characteristics:
Power-Down and Supply Current
PIC18F87K22 Family (Industrial/
Extended)”.
 2009-2011 Microchip Technology Inc.
DS39960D-page 421