English
Language : 

MV78100 Datasheet, PDF (33/124 Pages) –
Pin Information
Pin Descriptions
2.2.7
USB 2.0 Port Interface Pin Assignments
Table 10: USB 2.0 Ports 0/1/2 Interface Pin Assignments
Pin Name
I/O / Pin Type
Power
Rails
Description
Where <n> represents USB Port0, Port1, or Port2.
USB<n>_DP
I/O
USB<n>_DM
CML
USB0/1/2 USB 2.0 Port0/1/2 data+ and data- pair
_AVDD
2.2.8
SATA II Port Interface Pin Assignments
Table 11: SATA II Port 0/1 Interface Pin Assignments
Pin Name
I/O Pin
Ty p e
Power
Rails
Description
Port0
SATA0_TX_P
SATA0_TX_N
O
CML
SATA0_
AVDD
Transmit data: Differential analog output of SATA II Port0
SATA0_RX_P
I
CML
SATA0_RX_N
SATA0_
AVDD
Receive data: Differential analog input of SATA II Port0
SATA0_
PRESENTn
O
CMOS
VDDO_C When this signal is asserted there is an active link between the
SATA II port and the external device (disk).
NOTE: This signal is multiplexed on the MPP pins, see Section 6,
Pin Multiplexing, on page 44.
SATA0_ACTn
O
CMOS
VDDO_C
When this signal is asserted, there is an active and used link
between the SATA II port and the external device (disk).
NOTE: This signal is multiplexed on the MPP pins, see Section 6,
Pin Multiplexing, on page 44.
Port1
SATA1_TX_P
SATA1_TX_N
O
CML
SATA1_
AVDD
Transmit data: Differential analog output of SATA II Port1
SATA1_RX_P
I
CML
SATA1_RX_P
SATA1_
AVDD
Receive data: Differential analog input of SATA II Port1
SATA1_
PRESENTn
O
CMOS
VDDO_C When this signal is asserted there is an active link between the
SATA II port and the external device (disk).
NOTE: This signal is multiplexed on the MPP pins, see Section 6,
Pin Multiplexing, on page 44.
SATA1_ACTn
O
CMOS
VDDO_C
When this signal is asserted, there is an active and used link
between the SATA II port and the external device (disk).
NOTE: This signal is multiplexed on the MPP pins, see Section 6,
Pin Multiplexing, on page 44.
Copyright © 2008 Marvell
December 6, 2008, Preliminary
Document Classification: Proprietary Information
MV-S104552-U0 Rev. D
Page 33