English
Language : 

MV78100 Datasheet, PDF (17/124 Pages) –
2.1
Pin Logic
Figure 2: MV78100 Interface Pin Logic Diagram
PEX_CLK_P
PEX_CLK_N
PEX_TX_P[3:0]
PEX_TX_N[3:0]
PEX_RX_P[3:0]
PEX_RX_N[3:0]
PEX0/1_ISET
PEX_TP
PEX_HSDACN
PEX_HSDACP
TWSIx_SDA
TWSIx_SCK
MPP[23:0]
UA0_RXD
UA0_TXD
UA1_RXD
UA1_TXD
JT_CLK
JT_TDI
JT_TDO
JT_TMS_CPU
JT_TMS_CORE
JT_RSTn
PCI Express0/1
TWSI
MPP
UART
JTAG
Misc.
USB0/1/2
Device
Gigabit Ethernet
SATAx_TX_P
SATAx_TX_N
SATAx_RX_P
SATAx_RX_N
SATA_USB_TP
SATA_USB_RES
SPI_CSn
SPI_CLK
SPI_MOSI
SPI_MISO
SATA0/1
SPI
SDRAM
Pin Information
Pin Logic
REF_CLK_SSC
REF_CLK_PT
SYSRSTn
TCLK_OUT
TCLK_IN
USB_DP
USB_DM
DEV_CSn[3:0]
DEV_BootCSn
DEV_OEn
DEV_WEn[3:0]
DEV_ALE[1:0]
DEV_AD[31:0]
DEV_A[2:0]
DEV_READYn
DEV_BURSTn/
DEV_LASTn
GE0_TXCLKOUT
GE0_TXCLK
GE0_TXD[3:0]
GE0_TXD[7:4]
GE0_TXERR
GE0_TXCTL/GE0_TXEN
GE0_RXD[3:0]
GE0_RXD[7:4]
GE0_RXERR
GE0_RXCTL/GE0_RXDV
GE0_RXCLK
GE0_COL
GE_MDC
GE_MDIO
M_VREF
M_CLKOUT[2:0]
M_CLKOUTn[2:0]
M_CKE[3:0]
M_RASn
M_CASn
M_WEn
M_A[14:0]
M_BA[2:0]
M_CSn[3:0]
M_DQ[63:0]
M_CB[7:0]
M_DQS[8:0]
M_DQSn[8:0]
M_DM[8:0]
M_ODT[3:0]
M_STARTBURST
M_STARTBURST_IN
M_PCAL
M_NCAL
Copyright © 2008 Marvell
December 6, 2008, Preliminary
Document Classification: Proprietary Information
MV-S104552-U0 Rev. D
Page 17