English
Language : 

MC68HC908GR16 Datasheet, PDF (69/276 Pages) Motorola, Inc – Microcontrollers
CGM Registers
4.5 CGM Registers
These registers control and monitor operation of the CGM:
• PLL control register (PCTL) — see 4.5.1 PLL Control Register.
• PLL bandwidth control register (PBWC) — see 4.5.2 PLL Bandwidth Control Register.
• PLL multiplier select register high (PMSH) — see 4.5.3 PLL Multiplier Select Register High.
• PLL multiplier select register low (PMSL) — see 4.5.4 PLL Multiplier Select Register Low.
• PLL VCO range select register (PMRS) — see 4.5.5 PLL VCO Range Select Register.
• PLL reference divider select register (PMDS) — see 4.5.6 PLL Reference Divider Select Register.
Figure 4-3 is a summary of the CGM registers.
Addr.
Register Name
Bit 7
6
5
Read:
$0036
PLL Control Register (PCTL)
See page 70.
Write:
Reset:
PLLIE
0
PLLF
PLLON
0
1
PLL Bandwidth Control Reg- Read: AUTO
LOCK
ACQ
$0037
ister (PBWC) Write:
See page 72. Reset:
0
0
0
PLL Multiplier Select High Read:
0
0
0
$0038
Register (PMSH) Write:
See page 73. Reset:
0
0
0
$0039
PLL Multiplier Select Low Read:
Register (PMSL) Write:
See page 73. Reset:
MUL7
0
MUL6
1
MUL5
0
$003A
PLL VCO Select Range Read:
Register (PMRS) Write:
See page 74. Reset:
VRS7
0
VRS6
1
VRS5
0
PLL Reference Divider Read:
0
0
0
$003B Select Register (PMDS) Write:
See page 74. Reset:
0
0
0
NOTES:
1. When AUTO = 0, PLLIE is forced clear and is read-only.
2. When AUTO = 0, PLLF and LOCK read as clear.
3. When AUTO = 1, ACQ is read-only.
4. When PLLON = 0 or VRS7:VRS0 = $0, BCS is forced clear and is read-only.
5. When PLLON = 1, the PLL programming register is read-only.
6. When BCS = 1, PLLON is forced set and is read-only.
= Unimplemented
4
3
2
BCS
PRE1
PRE0
0
0
0
0
0
0
0
0
0
MUL4
0
VRS4
0
0
0
0
MUL11
0
MUL3
0
VRS3
0
RDS3
0
0
MUL10
0
MUL2
0
VRS2
0
RDS2
0
R = Reserved
Figure 4-3. CGM I/O Register Summary
1
VPR1
0
0
0
MUL9
0
MUL1
0
VRS1
0
RDS1
0
Bit 0
VPR0
0
R
0
MUL8
0
MUL0
0
VRS0
0
RDS0
1
MC68HC908GR16 Data Sheet, Rev. 5.0
Freescale Semiconductor
69