English
Language : 

RX113_16 Datasheet, PDF (82/131 Pages) Renesas Technology Corp – 32 MHz, 32-bit RX MCUs, 50 DMIPS, up to 512 Kbytes of flash memory
RX113 Group
5. Electrical Characteristics
Table 5.27 Timing of Recovery from Low Power Consumption Modes (4)
Conditions: 1.8 V ≤ VCC = VCC_USB ≤ 3.6 V, 1.8 V ≤ AVCC0 ≤ 3.6 V, VSS = AVSS0 = VSS_USB = 0 V, Ta = –40 to +105°C
Item
Recovery time from deep High-speed mode*2
sleep mode*1
Middle-speed mode*3
Low-speed mode*4
Symbol
tDSLP
tDSLP
tDSLP
Min.
—
—
—
Typ.
2
3
400
Max.
3.5
4
500
Unit
Test Conditions
μs
μs
μs
Note: When the division ratios of PCLKB, PCLKD, FCLK, and ICLK are all set to 1.
Note 1. Oscillators continue oscillating in deep sleep mode.
Note 2. When the frequency of the system clock is 32 MHz.
Note 3. When the frequency of the system clock is 12 MHz.
Note 4. When the frequency of the system clock is 32.768 kHz.
Oscillator
ICLK
IRQ
Deep sleep mode
tDSLP
Figure 5.30 Deep Sleep Mode Recovery Timing
Table 5.28 Timing of Recovery from Low Power Consumption Modes (5)
Operating Mode Transition Time
Conditions: 1.8 V ≤ VCC = VCC_USB ≤ 3.6 V, 1.8 V ≤ AVCC0 ≤ 3.6 V, VSS = AVSS0 = VSS_USB = 0 V, Ta = –40 to +105°C
Mode before Transition
Mode after Transition
ICLK Frequency
Transition Time
Unit
Min.
Typ.
Max.
High-speed operating mode Middle-speed operating mode
8 MHz
—
10
—
μs
Middle-speed operating mode High-speed operating mode
8 MHz
—
37.5
—
μs
Low-speed operating mode
Middle-speed operating mode,
high-speed operating mode
32.768 kHz
—
213.62
—
μs
Middle-speed operating mode, Low-speed operating mode
high-speed operating mode
32.768 kHz
—
183.11
—
μs
Note: When the division ratios of PCLKB, PCLKD, FCLK, and ICLK are all set to 1.
R01DS0216EJ0110 Rev.1.10
Mar 31, 2016
Page 82 of 131