English
Language : 

GS4911B Datasheet, PDF (56/113 Pages) Gennum Corporation – HD/SD/Graphics Clock and Timing Generator with GENLOCK
GS4911B/GS4910B Data Sheet
Alternatively, depending on the information available, the user may program the
Output_H_Reset register (address 17h) instead of programming registers 18h and
19h. Output_H_Reset defines the denominator of the ratio of the output line
frequency to the input line frequency. Before Output_H_Reset is programmed, the
numerator and denominator must be reduced to their lowest factors.
For example, to genlock the output standard 720p/59.94 at 74.25/1.001MHz to the
input standard 525i/29.97 at 27MHz:
Input Line Frequency = I---n--p---u---t----V---i--d---e---o----C----l--o---c---k----F---r---e--q---u---e---n---c---y- = 2---7----0---0--0---0---0---0--
Video Clocks per Input H
1716
Ouput Line Frequency = O-----u----t--p---u---t----V---i--d---e---o----C----l--o---c---k----F---r---e--q---u---e---n---c---y- = 7---4---2----5---0--0---0---0-- × 1---0---0---0--
Video Clocks per Output H
1650 1001
∴O-----u---t-p---u----t---L---i--n---e----F----r--e---q---u---e--n---c---y-
Input Line Frequency
=
72---47---20---50---00---00----00---00----××-----11---00---00---01----××-----11---76---15---60--
=
2---0--
7
Therefore, program Output_H_Reset = 7. The numerator does not have to be
programmed.
NOTE: Either register 17h OR registers 18h and 19h should be programmed.
Programming all three registers will trigger two counter resets.
Programming OUTPUT_FV_RESET is preferred in all cases except where a
custom reference pulse is used in VID_STD[5:0] = 62 (see Section 3.10.1 on
page 74). In this case, OUTPUT_H_RESET must be used.
3.6.2.2 Programming the Internal Audio Genlock Block (GS4911B only)
By default, the audio clocks are always genlocked to the output video clock.
However, if a custom video or audio clock is programmed in the host interface (see
Section 3.9 on page 72), the user must manually program the internal audio
genlock block.
A simplified version of the GS4911B’s internal audio genlock block is shown in
Figure 3-7.
27MHz
Output Video
Clock
(fout
Internal Audio Genlock Block
A_Reference_Divide
(host address 3Dh - 3Eh)
Phase
Comparator
Clock
Synthesizer
A_Feedback_Divide
(host address 3Bh - 3Ch)
Integer Multiple of
the Fundamental
Audio Sampling Clock
(n* fs
Figure 3-7: Internal Audio Genlock Block
36655 - 2 April 2006
56 of 113