English
Language : 

MSC8112 Datasheet, PDF (30/44 Pages) Freescale Semiconductor, Inc – Dual Core Digital Signal Processor
Electrical Characteristics
2.5.7 TDM Timing
Table 21. TDM Timing
No.
300
301
302
303
304
305
306
307
308
309
310
Notes:
Characteristic
Expression
1.1 V Core
Min
Max
Units
TDMxRCLK/TDMxTCLK
TC1
16
—
ns
TDMxRCLK/TDMxTCLK high pulse width
(0.5 ± 0.1) × TC
7
—
ns
TDMxRCLK/TDMxTCLK low pulse width
(0.5 ± 0.1) × TC
7
—
ns
TDM receive all input set-up time
1.3
—
ns
TDM receive all input hold time
TDMxTCLK high to TDMxTDAT/TDMxRCLK output active2,3
1.0
—
ns
2.8
—
ns
TDMxTCLK high to TDMxTDAT/TDMxRCLK output
All output hold time4
—
10.0
ns
2.5
—
ns
TDMxTCLK high to TDmXTDAT/TDMxRCLK output high
impedance2,3
TDMxTCLK high to TDMXTSYN output valid2
TDMxTSYN output hold time4
—
10.7
ns
—
9.7
ns
2.5
—
ns
1. Devices operating at 300 MHz are limited to a maximum TDMxRCLK/TDMxTCLK frequency of 50 MHz.
2. Values are based on 20 pF capacitive load.
3. When configured as an output, TDMxRCLK acts as a second data link. See the MSC8112 Reference Manual for details.
4. Values are based on 10 pF capacitive load.
TDMxRCLK
303
TDMxRDAT
300
301
302
304
TDMxRSYN
304
303
Figure 18. TDM Inputs Signals
TDMxTCLK
TDMxTDAT
TDMxRCLK
TDMxTSYN
300
301
302
306
305
309
Figure 19. TDM Output Signals
308
307
310
MSC8112 Dual Core Digital Signal Processor Data Sheet, Rev. 0
30
Freescale Semiconductor