English
Language : 

EPF10K30E Datasheet, PDF (52/100 Pages) Altera Corporation – Embedded Programmable Logic Device
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)
90
80
70
60
Typical IO
50
Output
Current (mA) 40
30
20
10
IOL
VCCINT = 2.5 V
VCCIO = 2.5 V
Room Temperature
IOH
90
80
70
60
Typical IO
Output
50
Current (mA) 40
30
20
10
IOL
VCCINT = 2.5 V
VCCIO = 3.3 V
Room Temperature
IOH
1
2
3
VO Output Voltage (V)
1
2
3
VO Output Voltage (V)
Note:
(1) These are transient (AC) currents.
Timing Model
The continuous, high-performance FastTrack Interconnect routing
resources ensure predictable performance and accurate simulation and
timing analysis. This predictable performance contrasts with that of
FPGAs, which use a segmented connection scheme and therefore have
unpredictable performance.
Device performance can be estimated by following the signal path from a
source, through the interconnect, to the destination. For example, the
registered performance between two LEs on the same row can be
calculated by adding the following parameters:
■ LE register clock-to-output delay (tCO)
■ Interconnect delay (tSAMEROW)
■ LE look-up table delay (tLUT)
■ LE register setup time (tSU)
The routing delay depends on the placement of the source and destination
LEs. A more complex registered path may involve multiple combinatorial
LEs between the source and destination LEs.
52
Altera Corporation