English
Language : 

MSP430F677X1_16 Datasheet, PDF (90/162 Pages) Texas Instruments – Polyphase Metering SoCs
MSP430F677x1, MSP430F676x1, MSP430F674x1
SLAS815C – NOVEMBER 2012 – REVISED DECEMBER 2013
www.ti.com
10-Bit ADC Linearity Parameters
over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)
PARAMETER
EI
Integral
linearity error
ED
Differential
linearity error
EO
Offset error
EG
Gain error
ET
Total unadjusted
error
TEST CONDITIONS
1.4 V ≤ (VeREF+ – VREF–/VeREF–)min ≤ 1.6 V
1.6 V < (VeREF+ – VREF–/VeREF–)min ≤ VAVCC
(VeREF+ – VREF–/VeREF–)min ≤ (VeREF+ – VREF–/VeREF–),
CVREF+ = 20 pF
(VeREF+ – VREF–/VeREF–)min ≤ (VeREF+ – VREF–/VeREF–),
Internal impedance of source RS < 100 Ω, CVREF+ = 20 pF
(VeREF+ – VREF–/VeREF–)min ≤ (VeREF+ – VREF–/VeREF–),
CVREF+ = 20 pF
(VeREF+ – VREF–/VeREF–)min ≤ (VeREF+ – VREF–/VeREF–),
CVREF+ = 20 pF
VCC
2.2 V, 3 V
2.2 V, 3 V
2.2 V, 3 V
2.2 V, 3 V
2.2 V, 3 V
MIN TYP
-1.0
-1.0
-1.0
-1.0
-1.0
-2.0
MAX
+1.0
+1.0
UNIT
LSB
+1.0 LSB
+1.0 LSB
+1.0 LSB
+2.0 LSB
10-Bit ADC External Reference
over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)
VeREF+
PARAMETER
TEST CONDITIONS
Positive external reference
voltage input
VeREF+ > VREF–/VeREF– (2)
VCC
MIN TYP
1.4
VeREF–
Negative external
reference voltage input
VeREF+ > VREF–/VeREF– (3)
0
(VeREF+ –
VeREF–)
IVeREF+
IVeREF–
Differential external
reference voltage input
Static input current
VeREF+ > VREF–/VeREF– (4)
1.4 V ≤ VeREF+ ≤ VAVCC , VeREF– = 0 V,
fADC10CLK = 5 MHz, ADC10SHTx = 0x0001,
Conversion rate 200 ksps
1.4 V ≤ VeREF+ ≤ VAVCC , VeREF– = 0 V,
fADC10CLK = 5 MHZ, ADC10SHTX = 0x1000,
Conversion rate 20 ksps
1.4
2.2 V, 3 V
-26
2.2 V, 3 V
-1
CVREF+
Capacitance at VREF+
terminal
(5)10
MAX UNIT
AVCC V
1.2 V
AVCC V
+26 µA
+1 µA
µF
(1) The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, CI, is also
the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the
recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced
accuracy requirements.
(3) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced
accuracy requirements.
(4) The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with
reduced accuracy requirements.
(5) Two decoupling capacitors, 10 µF and 100 nF, should be connected to VREF to decouple the dynamic current required for an external
reference source if it is used for the ADC10_A. Also see the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208).
90
Submit Documentation Feedback
Copyright © 2012–2013, Texas Instruments Incorporated