English
Language : 

LM3S1601 Datasheet, PDF (528/587 Pages) Texas Instruments – ARM and Thumb are registered trademarks and Cortex is a trademark
Signal Tables
Table 16-5. Signals by Pin Number (continued)
Pin Number
Pin Name
Pin Type Buffer Typea Description
E1
PD4
I/O
TTL
GPIO port D bit 4.
E2
PD5
I/O
TTL
GPIO port D bit 5.
LDO
E3
-
Power Low drop-out regulator output voltage. This pin requires an external
capacitor between the pin and GND of 1 µF or greater. The LDO
pin must also be connected to the VDD25 pins at the board level
in addition to the decoupling capacitor(s).
E10
VDD33
-
Power Positive supply for I/O and some logic.
E11
CMOD0
I
TTL
CPU Mode bit 0. Input must be set to logic 0 (grounded); other
encodings reserved.
PB0
E12
CCP0
I/O
TTL
GPIO port B bit 0.
I/O
TTL
Capture/Compare/PWM 0.
PD7
I/O
TTL
GPIO port D bit 7.
F1
CCP1
I/O
TTL
Capture/Compare/PWM 1.
F2
PD6
I/O
TTL
GPIO port D bit 6.
F3
VDD25
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals.
F10
GND
-
Power Ground reference for logic and I/O pins.
F11
GND
-
Power Ground reference for logic and I/O pins.
F12
GND
-
Power Ground reference for logic and I/O pins.
G1
PD0
I/O
TTL
GPIO port D bit 0.
G2
PD1
I/O
TTL
GPIO port D bit 1.
G3
VDD25
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals.
G10
VDD33
-
Power Positive supply for I/O and some logic.
G11
VDD33
-
Power Positive supply for I/O and some logic.
G12
VDD33
-
Power Positive supply for I/O and some logic.
PD3
I/O
TTL
GPIO port D bit 3.
H1
U1Tx
O
TTL
UART module 1 transmit. When in IrDA mode, this signal has IrDA
modulation.
PD2
I/O
TTL
GPIO port D bit 2.
H2
U1Rx
I
TTL
UART module 1 receive. When in IrDA mode, this signal has IrDA
modulation.
H3
GND
-
Power Ground reference for logic and I/O pins.
H10
VDD33
-
Power Positive supply for I/O and some logic.
H11
RST
I
TTL
System reset input.
H12
PF1
I/O
TTL
GPIO port F bit 1.
J1
PG2
I/O
TTL
GPIO port G bit 2.
J2
PG3
I/O
TTL
GPIO port G bit 3.
J3
GND
-
Power Ground reference for logic and I/O pins.
J10
GND
-
Power Ground reference for logic and I/O pins.
J11
PF2
I/O
TTL
GPIO port F bit 2.
J12
PF3
I/O
TTL
GPIO port F bit 3.
528
June 19, 2012
Texas Instruments-Production Data