English
Language : 

MSP430F673X Datasheet, PDF (5/121 Pages) Texas Instruments – MIXED SIGNAL MICROCONTROLLER
www.ti.com
Pin Designation, MSP430F673xIPZ
MSP430F673x
MSP430F672x
SLAS731A – DECEMBER 2011 – REVISED APRIL 2012
SD0P0
SD0N0
SD1P0
SD1N0
SD2P0
SD2N0
VREF
AVSS
AVCC
VASYS
P9.1/A5
P9.2/A4
P9.3/A3
P1.0/PM_TA0.0/VeREF-/A2
P1.1/PM_TA0.1/VeREF+/A1
P1.2/PM_UCA0RXD/PM_UCA0SOMI/A0
P1.3/PM_UCA0TXD/PM_UCA0SIMO/R03
AUXVCC2
AUXVCC1
VDSYS
DVCC
DVSS
VCORE
XIN
XOUT
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76
1
75
2
74
3
73
4
72
5
71
6
70
7
69
8
68
9
67
10
66
11
65
12
64
13
PZ PACKAGE
63
14
62
15
61
16
60
17
59
18
58
19
57
20
56
21
55
22
54
23
53
24
52
25
51
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
DVSS
DVSYS
P6.0/S19
P5.7/S20
P5.6/S21
P5.5/S22
P5.4/S23
P5.3/S24
P5.2/S25
P5.1/S26
P5.0/S27
P4.7/S28
P4.6/S29
P4.5/S30
P4.4/S31
P4.3/S32
P4.2/S33
P4.1/S34
P4.0/S35
P3.7/PM_SD2DIO/S36
P3.6/PM_SD1DIO/S37
P3.5/PM_SD0DIO/S38
P3.4/PM_SDCLK/S39
P3.3/PM_TA0.2
P3.2/PM_TACLK/PM_RTCCLK
NOTE: The secondary digital functions on Ports P1, P2, and P3 are fully mappable. The pin designation shows the default
mapping. See Table 14 for details.
NOTE: The pins VDSYS and DVSYS must be connected externally on board for proper device operation.
CAUTION: The LCDCAP/R33 pin must be connected to DVSS if not used.
Copyright © 2011–2012, Texas Instruments Incorporated
Submit Documentation Feedback
5