English
Language : 

LM3S5K36 Datasheet, PDF (22/1050 Pages) Texas Instruments – Stellaris® LM3S5K36 Microcontroller
Table of Contents
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Register 30:
Register 31:
Register 32:
Register 33:
Register 34:
GPIO Interrupt Event (GPIOIEV), offset 0x40C ................................................................ 419
GPIO Interrupt Mask (GPIOIM), offset 0x410 ................................................................... 420
GPIO Raw Interrupt Status (GPIORIS), offset 0x414 ........................................................ 421
GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 ................................................... 422
GPIO Interrupt Clear (GPIOICR), offset 0x41C ................................................................ 423
GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 ............................................ 424
GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 ........................................................ 426
GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 ........................................................ 427
GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 ........................................................ 428
GPIO Open Drain Select (GPIOODR), offset 0x50C ......................................................... 429
GPIO Pull-Up Select (GPIOPUR), offset 0x510 ................................................................ 430
GPIO Pull-Down Select (GPIOPDR), offset 0x514 ........................................................... 432
GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 ................................................ 434
GPIO Digital Enable (GPIODEN), offset 0x51C ................................................................ 435
GPIO Lock (GPIOLOCK), offset 0x520 ............................................................................ 437
GPIO Commit (GPIOCR), offset 0x524 ............................................................................ 438
GPIO Analog Mode Select (GPIOAMSEL), offset 0x528 ................................................... 440
GPIO Port Control (GPIOPCTL), offset 0x52C ................................................................. 441
GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 ....................................... 443
GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 ....................................... 444
GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 ....................................... 445
GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC ...................................... 446
GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 ....................................... 447
GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 ....................................... 448
GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 ....................................... 449
GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC ...................................... 450
GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 .......................................... 451
GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 .......................................... 452
GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 .......................................... 453
GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC ......................................... 454
General-Purpose Timers ............................................................................................................. 455
Register 1: GPTM Configuration (GPTMCFG), offset 0x000 .............................................................. 470
Register 2: GPTM Timer A Mode (GPTMTAMR), offset 0x004 ........................................................... 471
Register 3: GPTM Timer B Mode (GPTMTBMR), offset 0x008 ........................................................... 473
Register 4: GPTM Control (GPTMCTL), offset 0x00C ........................................................................ 475
Register 5: GPTM Interrupt Mask (GPTMIMR), offset 0x018 .............................................................. 478
Register 6: GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C ..................................................... 480
Register 7: GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 ................................................ 483
Register 8: GPTM Interrupt Clear (GPTMICR), offset 0x024 .............................................................. 486
Register 9: GPTM Timer A Interval Load (GPTMTAILR), offset 0x028 ................................................ 488
Register 10: GPTM Timer B Interval Load (GPTMTBILR), offset 0x02C ................................................ 489
Register 11: GPTM Timer A Match (GPTMTAMATCHR), offset 0x030 .................................................. 490
Register 12: GPTM Timer B Match (GPTMTBMATCHR), offset 0x034 ................................................. 491
Register 13: GPTM Timer A Prescale (GPTMTAPR), offset 0x038 ....................................................... 492
Register 14: GPTM Timer B Prescale (GPTMTBPR), offset 0x03C ...................................................... 493
Register 15: GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 ........................................... 494
Register 16: GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 ........................................... 495
Register 17: GPTM Timer A (GPTMTAR), offset 0x048 ....................................................................... 496
22
January 21, 2012
Texas Instruments-Production Data