English
Language : 

LM3S300-IQN25-C2 Datasheet, PDF (481/498 Pages) Texas Instruments – Stellaris LM3S300 Microcontroller
NRND: Not recommended for new designs.
Stellaris® LM3S300 Microcontroller
31
30
29
28
27
26
25
24
23
22
21
15
14
13
12
11
10
9
8
7
6
5
FCRIS, type RO, offset 0x00C, reset 0x0000.0000
FCIM, type R/W, offset 0x010, reset 0x0000.0000
FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000
Internal Memory
Flash Memory Protection Registers (System Control Offset)
Base 0x400F.E000
USECRL, type R/W, offset 0x140, reset 0x18
FMPRE, type R/W, offset 0x130, reset 0x8000.00FF
DBG
FMPPE, type R/W, offset 0x134, reset 0x0000.00FF
General-Purpose Input/Outputs (GPIOs)
GPIO Port A base: 0x4000.4000
GPIO Port B base: 0x4000.5000
GPIO Port C base: 0x4000.6000
GPIO Port D base: 0x4000.7000
GPIO Port E base: 0x4002.4000
GPIODATA, type R/W, offset 0x000, reset 0x0000.0000 (see page 231)
READ_ENABLE
READ_ENABLE
PROG_ENABLE
PROG_ENABLE
GPIODIR, type R/W, offset 0x400, reset 0x0000.0000 (see page 232)
GPIOIS, type R/W, offset 0x404, reset 0x0000.0000 (see page 233)
GPIOIBE, type R/W, offset 0x408, reset 0x0000.0000 (see page 234)
GPIOIEV, type R/W, offset 0x40C, reset 0x0000.0000 (see page 235)
GPIOIM, type R/W, offset 0x410, reset 0x0000.0000 (see page 236)
GPIORIS, type RO, offset 0x414, reset 0x0000.0000 (see page 237)
GPIOMIS, type RO, offset 0x418, reset 0x0000.0000 (see page 238)
GPIOICR, type W1C, offset 0x41C, reset 0x0000.0000 (see page 239)
20
19
4
3
USEC
DATA
DIR
IS
IBE
IEV
IME
RIS
MIS
IC
18
17
16
2
1
0
PRIS
ARIS
PMASK AMASK
PMISC AMISC
June 18, 2012
481
Texas Instruments-Production Data