English
Language : 

LM3S300-IQN25-C2 Datasheet, PDF (21/498 Pages) Texas Instruments – Stellaris LM3S300 Microcontroller
NRND: Not recommended for new designs.
Stellaris® LM3S300 Microcontroller
Table 1. Revision History (continued)
Date
January 2010
Revision Description
6712 ■ In "System Control" section, clarified Debug Access Port operation after Sleep modes.
■ Clarified wording on Flash memory access errors.
■ Added section on Flash interrupts.
■ Clarified operation of SSI transmit FIFO.
■ Made these changes to the Operating Characteristics chapter:
– Added storage temperature ratings to "Temperature Characteristics" table
– Added "ESD Absolute Maximum Ratings" table
■ Made these changes to the Electrical Characteristics chapter:
– In "Flash Memory Characteristics" table, corrected Mass erase time
– Added sleep and deep-sleep wake-up times ("Sleep Modes AC Characteristics" table)
– In "Reset Characteristics" table, corrected supply voltage (VDD) rise time
October 2009
6438
■ The reset value for the DID1 register may change, depending on the package.
■ Deleted reset value for 16-bit mode from GPTMTAILR, GPTMTAMATCHR, and GPTMTAR registers
because the module resets in 32-bit mode.
■ Made these changes to the Electrical Characteristics chapter:
– Removed VSIH and VSIL parameters from Operating Conditions table.
– Changed SSI set up and hold times to be expressed in system clocks, not ns.
■ Added 48QFN package.
■ Additional minor data sheet clarifications and corrections.
July 2009
5953
■ Clarified Power-on reset and RST pin operation; added new diagrams.
■ Added DBG bits missing from FMPRE register. This changes register reset value.
■ In ADC characteristics table, changed Max value for GAIN parameter from ±1 to ±3 and added EIR
(Internal voltage reference error) parameter.
■ Corrected ordering numbers.
■ Additional minor data sheet clarifications and corrections.
April 2009
5369
■ Added JTAG/SWD clarification (see “Communication with JTAG/SWD” on page 145).
■ Added "GPIO Module DC Characteristics" table (see Table 17-4 on page 460).
■ Additional minor data sheet clarifications and corrections.
January 2009
4644
■ Incorrect bit type for RELOAD bit field in SysTick Reload Value register; changed to R/W.
■ Clarification added as to what happens when the SSI in slave mode is required to transmit but there
is no data in the TX FIFO.
■ Minor corrections to comparator operating mode tables.
■ Additional minor data sheet clarifications and corrections.
June 18, 2012
21
Texas Instruments-Production Data