English
Language : 

HD6433694 Datasheet, PDF (102/432 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Tiny Series
6.1.1 System Control Register 1 (SYSCR1)
SYSCR1 controls the power-down modes, as well as SYSCR2.
Initial
Bit
Bit Name Value R/W Description
7
SSBY
0
R/W Software Standby
This bit selects the mode to transit after the execution of
the SLEEP instruction.
0: a transition is made to sleep mode or subsleep mode.
1: a transition is made to standby mode.
For details, see table 6.2.
6
STS2
0
R/W Standby Timer Select 2 to 0
5
STS1
0
4
STS0
0
R/W These bits designate the time the CPU and peripheral
R/W modules wait for stable clock operation after exiting from
standby mode, subactive mode, or subsleep mode to
active mode or sleep mode due to an interrupt. The
designation should be made according to the clock
frequency so that the waiting time is at least 6.5 ms. The
relationship between the specified value and the number
of wait states is shown in table 6.1. When an external
clock is to be used, the minimum value (STS2 = STS1 =
STS0 = 1) is recommended.
3
NESEL 0
R/W Noise Elimination Sampling Frequency Select
The subclock pulse generator generates the watch clock
signal (φW) and the system clock pulse generator
generates the oscillator clock (φOSC). This bit selects the
sampling frequency of the oscillator clock when the watch
clock signal (φW) is sampled. When φOSC = 2 to 10 MHz,
clear NESEL to 0.
2 to 0 
0: Sampling rate is φOSC/16
1: Sampling rate is φOSC/4
All 0

Reserved
These bits are always read as 0.
Rev. 4.00, 03/04, page 74 of 400