English
Language : 

BD82HM55-SLGZS Datasheet, PDF (168/956 Pages) Intel Corporation – Intel® 5 Series Chipset and Intel® 3400 Series Chipset
Functional Description
5.12
5.12.1
5.12.1.1
Processor Interface (D31:F0)
The PCH interfaces to the processor with following pin-based signals other than DMI:
• Standard Outputs to processor: A20GATE, INIT3_3V#, PROCPWRGD, PMSYNCH,
PECI.
• Standard Input from processor: THRMTRIP#.
Most PCH outputs to the processor use standard buffers. The PCH has separate
V_CPU_IO signals that are pulled up at the system level to the processor voltage, and
thus determines VOH for the outputs to the processor.
The following Processor interface legacy pins were removed from the PCH:
• IGNNE#, STPCLK#, DPSLP#, are DPRSLPVR are no longer required on PCH based
systems.
• A20M#, SMI#, NMI, INIT#, INTR, FERR#: Functionality has been replaced by in-
band Virtual Legacy Wire (VLW) messages. See Section 5.12.3.
Processor Interface Signals and VLW Messages
This section describes each of the signals that interface between the PCH and the
processor(s). Note that the behavior of some signals may vary during processor reset,
as the signals are used for frequency strapping.
A20M# (Mask A20) / A20GATE
The A20M# VLW message is asserted when both of the following conditions are true:
• The ALT_A20_GATE bit (Bit 1 of PORT92 register) is a 0.
• The A20GATE input signal is a 0.
The A20GATE input signal is expected to be generated by the external microcontroller
(KBC).
168
Datasheet