English
Language : 

XRT72L58 Datasheet, PDF (7/486 Pages) Exar Corporation – EIGHT CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
áç
PRELIMINARY
XRT72L58
EIGHT CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
REV. P1.1.2
BLOCK INTERRUPT STATUS REGISTER (ADDRESS = 0X05) ..................................................................... 134
BLOCK INTERRUPT ENABLE REGISTER (ADDRESS = 0X04) ..................................................................... 135
TABLE 10: INTERRUPT SERVICE ROUTINE GUIDE (FOR DS3 APPLICATIONS) ........................................... 135
TABLE 11: INTERRUPT SERVICE ROUTINE GUIDE (FOR E3, ITU-T G.832 APPLICATIONS) ....................... 136
TABLE 12: INTERRUPT SERVICE ROUTINE GUIDE (FOR E3, ITU-T G.751 APPLICATIONS) ....................... 136
2.7.1 Automatic Reset of Interrupt Enable Bits .............................................................................................. 136
FRAMER OPERATING MODE REGISTER (ADDRESS = 0X00) ...................................................................... 137
2.7.2 One-Second Interrupts .......................................................................................................................... 137
2.8 INTERFACING THE FRAMER TO AN INTEL-TYPE MICROPROCESSOR ........................................................................ 137
TABLE 13: ALTERNATE FUNCTIONS OF PORT 3 PINS ............................................................................. 138
TABLE 14: INTERRUPT SERVICE ROUTINE LOCATION (IN CODE MEMORY) FOR THE INT0* AND INT1* INTERRUPT
INPUT PINS ............................................................................................................................................ 139
Figure 37. Schematic depicting how to interface the XRT72L58 DS3/E3 Framer IC to the 8051 Microcon-
troller ................................................................................................................................................... 139
2.9 INTERFACING THE FRAMER IC TO A MOTOROLA-TYPE MICROPROCESSOR ............................................................ 140
Figure 38. Schematic Depicting how to interface the XRT72L58 DS3/E3 Framer IC to the MC68000 Micro-
processor ............................................................................................................................................ 140
TABLE 15: AUTO-VECTOR TABLE FOR THE MC68000 MICROPROCESSOR .............................................. 141
3.0 The Line Interface and scan section ................................................................................................ 141
Figure 39. Schematic Depicting how to interface the XRT72L58 DS3/E3 Framer IC to the XRT73L04 DS3/
E3/STS-1 LIU IC (one channel shown) ............................................................................................... 142
3.1 BIT-FIELDS WITHIN THE LINE INTERFACE DRIVE REGISTER .................................................................................. 142
LINE INTERFACE DRIVE REGISTER (ADDRESS = 0X80) ..................................................................... 142
TABLE 16: THE RELATIONSHIP BETWEEN THE STATES OF RLOOP, LLOOP AND THE RESULTING LOOP-BACK MODE
WITH THE XRT7300 DEVICE .................................................................................................................. 144
3.2 BIT-FIELDS WITHIN THE LINE INTERFACE SCAN REGISTER ................................................................................... 144
LINE INTERFACE SCAN REGISTER (ADDRESS = 0X81) ...................................................................... 145
XRT72L58 CONFIGURATION ..................................................................................... 146
4.0 DS3 Operation of the XRT72L58 ...................................................................................................... 146
FRAMER OPERATING MODE REGISTER (ADDRESS = 0X00) ..................................................................... 146
4.1 DESCRIPTION OF THE DS3 FRAMES AND ASSOCIATED OVERHEAD BITS .............................................................. 146
Figure 40. DS3 Frame Format for C-bit Parity ................................................................................... 146
Figure 41. DS3 Frame Format for M13 .............................................................................................. 147
FRAMER OPERATING MODE REGISTER (ADDRESS = 0X00) ..................................................................... 147
TABLE 17: THE RELATIONSHIP BETWEEN THE CONTENT OF BIT 2, (C-BIT PARITY*/M13) WITHIN THE FRAMER OP-
ERATING MODE REGISTER AND THE RESULTING DS3 FRAMING FORMAT ................................................. 148
TABLE 18: C-BIT FUNCTIONS FOR THE C-BIT PARITY DS3 FRAME FORMAT ............................................ 148
4.1.1 Frame Synchronization Bits (Applies to both M13 and C-bit Parity Framing Formats) ......................... 148
4.1.2 Performance Monitoring/Error Detection Bits (Parity) ........................................................................... 149
4.1.3 Alarm and Signaling-Related Overhead Bits ......................................................................................... 149
Valid M-bits, F-bits, and P-bits ........................................................................................ 149
4.1.4 The Data Link Related Overhead Bits ................................................................................................... 150
4.2 THE TRANSMIT SECTION OF THE XRT72L58 (DS3 MODE OPERATION) ............................................................... 150
Figure 42. A Simple Illustration of the Transmit Section, within the XRT72L58, when it has been configured
to operate in the DS3 Mode ................................................................................................................ 151
4.2.1 The Transmit Payload Data Input Interface Block ................................................................................. 151
Figure 43. A Simple Illustration of the Transmit Payload Data Input Interface Block ......................... 152
TABLE 19: LISTING AND DESCRIPTION OF THE PINS ASSOCIATED WITH THE TRANSMIT PAYLOAD DATA INPUT IN-
TERFACE ............................................................................................................................................... 153
Figure 44. Illustration of the Terminal Equipment being interfaced to the Transmit Payload Data Input Inter-
face block (of the XRT72L58) for Mode 1(Serial/Loop-Timing) Operation .......................................... 155
Figure 45. Behavior of the Terminal Interface signals between the Transmit Payload Data Input Interface
block of the XRT72L58 and the Terminal Equipment (for Mode 1 Operation) .................................... 156
FRAMER OPERATING MODE REGISTER (ADDRESS = 0X00) ..................................................................... 156
Figure 46. Illustration of the Terminal Equipment being interfaced to the Transmit Payload Data Input Inter-
V