English
Language : 

AM186 Datasheet, PDF (33/112 Pages) Advanced Micro Devices – High-Performance, 80C186- and 80C188-Compatible, 16-Bit Embedded Microcontrollers with RAM
INT2/INTA0/PIO31
INT4/PIO30
Maskable Interrupt Request 2 (input,
Maskable Interrupt Request 4 (input,
asynchronous)
asynchronous)
Interrupt Acknowledge 0 (output, synchronous)
This pin indicates to the microcontroller that an inter-
INT2—This pin indicates to the microcontroller that an rupt request has occurred. If the INT4 pin is not
interrupt request has occurred. If the INT2 pin is not masked, the microcontroller then transfers program ex-
masked, the microcontroller transfers program execu- ecution to the location specified by the INT4 vector in
tion to the location specified by the INT2 vector in the the microcontroller interrupt vector table.
microcontroller interrupt vector table.
Interrupt requests are synchronized internally and can
Interrupt requests are synchronized internally and can be edge-triggered or level-triggered. To guarantee in-
be edge-triggered or level-triggered. To guarantee in- terrupt recognition, the requesting device must con-
terrupt recognition, the requesting device must con- tinue asserting INT4 until the request is acknowledged.
tinue asserting INT2 until the request is acknowledged.
INT2 becomes INTA0 when INT0 is configured in cas-
LCS/ONCE0
cade mode.
Lower Memory Chip Select (output, synchronous,
INTA0—When the microcontroller interrupt control unit
is operating in cascade mode, this pin indicates to the
system that the microcontroller needs an interrupt type
to process the interrupt request on INT0. The periph-
eral issuing the interrupt request must provide the mi-
crocontroller with the corresponding interrupt type.
INT3/INTA1/IRQ
T Maskable Interrupt Request 3
(input, asynchronous)
Interrupt Acknowledge 1 (output, synchronous)
Slave Interrupt Request (output, synchronous)
F INT3—This pin indicates to the microcontroller that an
interrupt request has occurred. If the INT3 pin is not
masked, the microcontroller then transfers program ex-
ecution to the location specified by the INT3 vector in
A the microcontroller interrupt vector table.
Interrupt requests are synchronized internally, and can
be edge-triggered or level-triggered. To guarantee in-
terrupt recognition, the requesting device must con-
tinue asserting INT3 until the request is acknowledged.
R INT3 becomes INTA1 when INT1 is configured in cas-
cade mode.
INTA1—When the microcontroller interrupt control unit
D is operating in cascade mode, this pin indicates to the
internal pullup)
ONCE Mode Request 0 (input)
LCS—This pin indicates to the system that a memory
access is in progress to the lower memory block. The
size of the lower memory block is programmable up to
512 Kbyte. LCS is held High during a bus hold condi-
tion.
ONCE0—During reset, this pin and ONCE1 indicate to
the microcontroller the mode in which it should operate.
ONCE0 and ONCE1 are sampled on the rising edge of
RES. If both pins are asserted Low, the microcontroller
enters ONCE mode; otherwise, it operates normally.
In ONCE mode, all pins assume a high-impedance
state and remain in that state until a subsequent reset
occurs. To guarantee that the microcontroller does not
inadvertently enter ONCE mode, ONCE0 has a weak
internal pullup resistor that is active only during reset.
MCS3/RFSH/PIO25
Midrange Memory Chip Select 3
(output, synchronous, internal pullup)
Automatic Refresh (output, synchronous)
MCS3—This pin indicates to the system that a memory
access is in progress to the fourth region of the
midrange memory block. The base address and size of
system that the microcontroller needs an interrupt type
the midrange memory block are programmable. MCS3
to process the interrupt request on INT1. The periph-
is held High during a bus hold condition. In addition,
eral issuing the interrupt request must provide the mi-
this pin has a weak internal pullup resistor that is active
crocontroller with the corresponding interrupt type.
during reset.
IRQ—When the microcontroller interrupt control unit is
operating as a slave to an external master interrupt
controller, this pin lets the microcontroller issue an in-
terrupt request to the external master interrupt control-
ler.
RFSH—This pin provides a signal timed for auto re-
fresh to PSRAM devices. It is only enabled to function
as a refresh pulse when the PSRAM mode bit is set in
the LMCS Register. An active Low pulse is generated
for 1.5 clock cycles with an adequate deassertion pe-
riod to ensure that overall auto refresh cycle time is
met.
Am186TMER and Am188TMER Microcontrollers Data Sheet
33