English
Language : 

AK4492ECB Datasheet, PDF (75/101 Pages) Asahi Kasei Microsystems – Quality Oriented 32-Bit 2ch DAC
[AK4492]
[2] Power ON/OFF by PW bit
All circuits including control register and IREF (except LDO when the LDOE pin = “H”) stop operation by
setting PW bit to “0”. In this case, control register access is available. The analog output goes to floating
state (Hi-Z). Figure 58 shows power ON/OFF sequence by PW bit.
PW bit
RSTN bit
Internal
State
DAC In
(Digital)
DAC Out
(Analog)
DZFL/DZFR
(5)
Normal Operation
Power-off
(1)
GD
(4)
“0” data
(2) Hi-Z
(3)
(5)
Normal Operation
GD (1)
(3)
External
MUTE
(6)
Mute ON
Figure 58. Power ON/OFF Timing Example
Notes:
(1) The analog output corresponding to the digital input has group delay (GD).
(2) The analog output is floating (Hi-Z) state when PW bit = “0”.
(3) Click noise occurs at the edge of PW bit. This noise is output even if “0” data is input.
(4) The zero detect function is enable when the AK4492 is power off (PW bit= “0”). This figure shows
the seuqnece when DZFE bit= “1”, DZFB bit = “0” and DZFM bit= “0”.
(5) It takes 4~5/fs until a power down instruction is valid when writing PW bit and it takes 1~2/fs when
releasing the power down.
(6) Mute the analog output externally if click noise (3) or Hi-z output (2) adversely affect system
performance.
016011073-E-00
- 75 -
2016/12