English
Language : 

AK4492ECB Datasheet, PDF (48/101 Pages) Asahi Kasei Microsystems – Quality Oriented 32-Bit 2ch DAC
[AK4492]
[3] External Digital Filter Mode (EXDF Mode)
The external clocks that are required in EXDF mode are MCLK, BCK and WCK. The BCK and MCLK
clocks must be the same frequency and must not burst. BCK and MCLK frequencies for each sampling
speed are shown in Table 23. ECS bit selects WCK frequency from 384kHz and 768kHz. DW indicates
the number of BCK in one WCK cycle.
All circuits except the internal LDO are automatically placed in power-down state when MCLK edge is not
detected for more than 1us during a normal operation (PDN pin =“H”), and the analog output becomes
Hi-Z state. The power-down state is released and the AK4492 starts operation by inputting MCLK again.
In this case, register settings are not initialized.
When the reset is released (PDN pin = “L” → “H”), the AK4492 is in power-down state until MCLK, BCK
and WCK are input.
Sampling
Speed[kHz]
44.1(30~48)
44.1(30~48)
128fs
N/A
N/A
96(54~96)
N/A
96(54~96)
192(108~192)
192(108~192)
12.288
32
24.576
32
N/A
Table 23. System Clock Example (EXDF Mode)
MCLK&BCK [MHz]
192fs
N/A
N/A
N/A
18.432
48
36.864
48
36.864
96
256fs
N/A
11.2896
32
24.576
32
N/A
N/A
384fs
N/A
16.9344
48
36.864
48
36.864
96
N/A
512fs
22.5792
32
N/A
N/A
N/A
N/A
768fs
33.8688
48
33.8688
96
N/A
N/A
N/A
N/A
N/A
N/A
N/A
WCK
16fs
DW
8fs
DW
8fs
DW
4fs
DW
4fs
DW
2fs
DW
ECS
0 (default)
1
0
1
0
1
016011073-E-00
- 48 -
2016/12