English
Language : 

XC5VLX30-1FF676I Datasheet, PDF (75/91 Pages) Xilinx, Inc – Virtex-5 FPGA DC Characteristics
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
Table 94: Global Clock Setup and Hold With PLL in System-Synchronous Mode
Symbol
Description
Device
Speed Grade
-3
-2
-1
Input Setup and Hold Time Relative to Global Clock Input Signal for LVCMOS25 Standard.(1)
TPSPLL/ TPHPLL
No Delay Global Clock and IFF(2) with PLL in
System-Synchronous Mode
XC5VLX20T
N/A
1.74
2.02
–0.82 –0.82
XC5VLX30
1.53
–0.80
1.68
–0.80
1.90
–0.79
XC5VLX30T
1.52
–0.80
1.68
–0.80
1.90
–0.79
XC5VLX50
1.50
–0.64
1.65
–0.63
1.89
–0.62
XC5VLX50T
1.50
–0.64
1.65
–0.63
1.89
–0.62
XC5VLX85
1.83
–0.63
1.95
–0.62
2.09
–0.61
XC5VLX85T
1.83
–0.63
1.95
–0.62
2.09
–0.61
XC5VLX110
1.83
–0.58
1.96
–0.57
2.10
–0.57
XC5VLX110T
1.83
–0.58
1.96
–0.57
2.10
–0.57
XC5VLX155
1.91
–0.49
2.09
–0.49
2.37
–0.47
XC5VLX155T
1.91
–0.49
2.09
–0.49
2.37
–0.47
XC5VLX220
N/A
1.93
2.09
–0.36 –0.36
XC5VLX220T
N/A
1.93
2.09
–0.36 –0.36
XC5VLX330
N/A
2.09
2.33
–0.21 –0.21
XC5VLX330T
N/A
2.12
2.34
–0.21 –0.21
XC5VSX35T
1.82
–0.82
2.02
–0.82
2.33
–0.82
XC5VSX50T
1.96
–0.72
2.07
–0.72
2.20
–0.72
XC5VSX95T
N/A
2.17
2.35
–0.80 –0.79
XC5VSX240T
N/A
2.11
2.33
–0.14 –0.14
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
DS202 (v5.3) May 5, 2010
www.xilinx.com
Product Specification
75