English
Language : 

XC5VLX30-1FF676I Datasheet, PDF (72/91 Pages) Xilinx, Inc – Virtex-5 FPGA DC Characteristics
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
Table 92: Global Clock Setup and Hold With DCM in System-Synchronous Mode (Cont’d)
Symbol
Description
TPSDCM/ TPHDCM
No Delay Global Clock and IFF(2) with DCM in
System-Synchronous Mode
Device
XC5VTX150T
Speed Grade
-3
-2
-1
N/A
1.85
2.05
–0.33 –0.33
XC5VTX240T
N/A
2.11
2.35
–0.32 –0.32
XC5VFX30T
1.80
–0.28
1.89
–0.28
2.02
–0.28
XC5VFX70T
1.76
–0.36
1.86
–0.36
1.98
–0.36
XC5VFX100T
2.27
–0.51
2.35
–0.51
2.49
–0.49
XC5VFX130T
2.33
–0.43
2.48
–0.43
2.72
–0.42
XC5VFX200T
N/A
2.30
2.43
–0.23 –0.21
Units
ns
ns
ns
ns
ns
ns
ns
Notes:
1. Setup and Hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the
Global Clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the Global
Clock input signal using the fastest process, lowest temperature, and highest voltage. These measurements include DCM CLK0 jitter.
2. IFF = Input Flip-Flop or Latch
3. Use IBIS to determine any duty-cycle distortion incurred using various standards.
DS202 (v5.3) May 5, 2010
www.xilinx.com
Product Specification
72