English
Language : 

TI380C25 Datasheet, PDF (8/71 Pages) Texas Instruments – TOKEN-RING COMMPROCESSOR
TI380C25
TOKEN-RING COMMPROCESSOR
SPWS012 – JANUARY 1995
PIN
NAME
NO.
MW
142
NMI
33
OSCIN
135
I / O†
O
I
I
Pin Functions (Continued)
DESCRIPTION
Local-memory write. MW is used to specify a write cycle on the local-memory bus. The data on the
MADH0 – MADH7 and MADL0 – MADL7 buses is valid while MW is low. DRAMs latch data on the
falling edge of MW, while SRAMs latch data on the rising edge of MW.
H = Not a local-memory write cycle
L = Local-memory write cycle
Nonmaskable interrupt request. NMI must be left unconnected.
External oscillator input. OSCIN provides the clock frequency to the TI380C25 for a 4-MHz or 6-MHz
internal bus (see Notes 5 and 6).
CLKDIV
H
L
OSCIN
64 MHz for a 4-MHz local bus
32 MHz for a 4-MHz local bus or 48 MHz for a 6-MHz local bus
Oscillator output
OSCOUT
122
O
CLKDIV
L
OSCOUT
OSCIN / 4 (if OSCIN = 32 MHz, OSCOUT = 8 MHz;
if OSCIN = 48 MHz, OSCOUT = 12 MHz)
H
OSCIN / 8 (if OSCIN = 64 MHz, OSCOUT = 8 MHz)
PRTYEN
Parity enable. The value on PRTYEN is loaded into the PEN bit of the SIFACL register at reset (i.e.,
when SRESET is asserted or the ARESET bit in the SIFACL register is set) to form a default value.
41
I
PRTYEN enables parity checking for the local memory.
H = Local-memory data bus checked for parity (see Note 1).
L = Local-memory data bus not checked for parity.
Network selection outputs. NSELOUT0 and NSELOUT1 are controlled by the host through the
corresponding bits of the SIFACL register. The value of these bits / signals can be changed only while
NSELOUT0
40
O
the TI380C25 is reset.
NSELOUT1
119
O
NSELOUT0
NSELOUT1
DESCRIPTION
L
H
16-Mbps token ring
H
H
4-Mbps token ring
SADH0
SADH1
SADH2
SADH3
SADH4
SADH5
SADH6
SADH7
97
System address / data bus — high byte (see Note 1).These lines make up the most significant byte
96
of each address word (32-bit address bus) and data word (16-bit data bus). The most significant bit
95
is SADH0, and the least significant bit is SADH7.
94
93
I/O
Address multiplexing: Bits 31 – 24 and bits 15 – 8
92
Data multiplexing: Bits 15 – 8
86
85
SADL0
76
System address / data bus — low byte (see Note 1). These lines make up the least significant byte
SADL1
75
of each address word (32-bit address bus) and data word (16-bit data bus). The most significant bit
SADL2
74
is SADL0 and the least significant bit is SADL7.
SADL3
SADL4
70
69
I/O
Address multiplexing: Bits 23 – 16 and bits 7 – 0
SADL5
68
Data multiplexing : Bits 7 – 0
SADL6
67
SADL7
66
† I = input, O = output
NOTES: 1. Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch).
5. Pin has an expanded input voltage specification.
6. A maximum of two TI380C25 devices can be connected to any one oscillator.
8
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251–1443