English
Language : 

SP37E760 Datasheet, PDF (8/78 Pages) SMSC Corporation – 3.3 V I/O CONTROLLER FOR EMBEDDED APPLICATIONS
2 PIN DESCRIPTION
2.1 Buffer Type Per Pin
PIN #
TQFP
QFP
Table 1 - DESCRIPTION OF PIN FUNCTIONS
NAME
SYMBOL
BUFFER
TYPE
DESCRIPTION
46-49
51-54
42
43
44
26-32
39-41,
95
19,50,
97
20,34,
94
33
17,
35-38, 22
25
48-51
53-56
44
45
46
28-34
41-43,
97
21,52,
99
22,36,
96
35
19,
37-40, 24
27
Data Bus 0-7
nI/O Read
nI/O Write
Address
Enable
Address Bus
DMA Request
A, B, C
nDMA
Acknowl-edge
A, B, C
Terminal
Count
Interrupt
Request
A, C, D,
E, F, and H
Chip Select
Input
HOST PROCESSOR INTERFACE
D0-D7
IO12
The data bus connection used by the host
microprocessor to transmit data to and from the chip.
These pins are in a high-impedance state when not in
the output mode.
nIOR
IS
This active low signal is issued by the host micropro-
cessor to indicate an I/O read operation.
nIOW
IS
This active low signal is issued by the host micropro-
cessor to indicate an I/O write operation.
AEN
IS
Active high Address Enable indicates DMA operations
on the host data bus. Used internally to qualify
appropriate address decodes.
A0-A10
I
These host address bits determine the I/O address to
be accessed during nIOR and nIOW cycles. These
bits are latched internally by the leading edge of nIOR
and nIOW. All internal address decodes use the full
A0 to A10 address bits.
DRQ_A
DRQ_B
DRQ_C
O12 These active high outputs are the DMA request for
byte transfers of data between the host and the chip.
These signals are cleared on the last byte of the data
transfer by the nDACK signal going low (or by nIOR
going low if nDACK was already low as in demand
mode).
nDACK_A
nDACK_B
nDACK_C
IS
These are active low inputs acknowledging the
request for a DMA transfer of data between the host
and the chip. These inputs enable the DMA read or
write internally.
TC
IS
This signal indicates that DMA data transfer is
complete. TC is only accepted when nDACK_x is
low. In AT and PS/2 model 30 modes, TC is active
high and in PS/2 mode, TC is active low.
IRQ_A
IRQ_C
IRQ_D
IRQ_E
IRQ_F
IRQ_H
O12/OD12
Interrupt requests from a logical device or IRQIN are
output on one of the IRQA-H signals. Refer to the
configuration registers section for additional
information.
If EPP or ECP Mode is enabled this output is pulsed
low and released to allow sharing of interrupts.
nCS
I
This active low input serves as an external decoder
for address lines above A10.
55
57
Reset
RESET
IS
This active high signal resets the chip and must be
valid for 500ns minimum. The effect on the internal
registers is described in the appropriate section. The
configuration registers are not affected by this reset.
98
100 I/O Channel IOCHRDY
OD12 This pin is pulled low to extend the read/write
Ready (Note3)
command. IOCHRDY can be used by the Parallel
Port in EPP mode.
SERIAL PORTS INTERFACE
86
88
Receive Data RXD2
2
IS
Receiver serial data input for port 2.
SMSC DS – SP37E760
Page 8
Rev. 04/13/2001