English
Language : 

82596DX Datasheet, PDF (61/77 Pages) Intel Corporation – HIGH-PERFORMANCE 32-BIT LOCAL AREA NETWORK COPROCESSOR
82596DX SX
A C CHARACTERISTICS
82596DX C-STEP INPUT OUTPUT SYSTEM TIMINGS TC e 0 C to a85 VCC e 5V g10%
These timings assume the CL on all outputs is 50 pF unless otherwise specified CL can be 20 pF to 120 pF
however timings must be derated
All timing requirements are given in nanoseconds
Symbol
Parameter
25 MHz
Min
Max
Notes
Operating Frequency
12 5 MHz
25 MHz
CLK2 2
T1
CLK2 Period
20
40
T2
CLK2 High
4
3 7V
T3
CLK2 Low
5
0 8V
T4
CLK2 Rise Time
7
0 8V to 3 7V
T5
CLK2 Fall Time
7
3 7V to 0 8V
T13
CA and BREQ Setup Time
7
123
T14
BREQ Hold Time
3
123
T14a
CA Hold Time
5
123
T26
CA and BREQ PORT Pulse Width
4 T1
3
T25
INT Valid Delay
1
26
T6
BEx Valid Delay
3
17
T6b
LOCK Valid Delay
3
21
T6c
A2–A31 Valid Delay
3
18
T7
BEx LOCK and A2–A31 Float Delay
4
30
T8
W R and ADS Valid Delay
3
21
T9
W R and ADS Float Delay
4
30
T10
D0–D31 Write Data Valid Delay
3
19
T11
D0–D31 Write Data Float Delay
4
22
T27
D0–D31 CPU PORT Access Setup Time
7
2
T28
D0–D31 CPU PORT Access Hold Time
5
2
T29
PORT Setup Time
7
2
T30
PORT Hold Time
3
2
T17
RDY Setup Time
9
2
T18
RDY Hold Time
3
2
T19
D0–D31 READ Setup Time
7
2
T20
D0–D31 READ Hold Time
5
2
T12
HOLD Valid Delay
3
22
T21
HLDA Setup Time
10
12
T22a
HLDA Hold Time
3
12
T23
RESET Setup Time
10
2
T24
RESET Hold Time
3
2
NOTE
Timings shown are for the 82596CA C-Stepping For information regarding timings for the 82596CA A1 or B-Step contact
your local Intel representative
61