English
Language : 

HYB25L128160AC Datasheet, PDF (5/50 Pages) Infineon Technologies AG – 128-MBIT SYNCHRONOUS LOW-POWER DRAM IN CHIPSIZE PACKAGES
HYB/E 25L128160AC
128-MBit Mobile-RAM
Signal Pin Description
Pin
Type Signal Polarity Function
CLK
Input Pulse Positive The system clock input. All of the SDRAM inputs are
Edge sampled on the rising edge of the clock.
CKE
Input Level Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input Pulse Active CS enables the command decoder when low and disables
Low
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input Pulse Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11 Input Level –
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-A8 define the
column address (CA0 - CA8) when sampled at the rising
clock edge.
BA0, BA1 Input Level –
DQx
Input Level –
Output
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
Bank Select Inputs. Selects which bank is to be active.
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
INFINEON Technologies
5
2003-02