English
Language : 

TLE9263-3QX Datasheet, PDF (132/198 Pages) Infineon Technologies AG – Dedicated Data Sheets are available for the different product variants
16
Serial Peripheral Interface
TLE9263-3QX
Serial Peripheral Interface
16.1
SPI Block Description
The 16-bit wide Control Input Word is read via the data input SDI, which is synchronized with the clock input CLK
provided by the microcontroller. The output word appears synchronously at the data output SDO (see Figure 60).
The transmission cycle begins when the chip is selected by the input CSN (Chip Select Not), LOW active. After
the CSN input returns from LOW to HIGH, the word that has been read is interpreted according to the content.
The SDO output switches to tristate status (high impedance) at this point, thereby releasing the SDO bus for other
use.The state of SDI is shifted into the input register with every falling edge on CLK. The state of SDO is shifted
out of the output register after every rising edge on CLK. The SPI of the SBC is not daisy chain capable.
CSN high to low: SDO is enabled. Status information transferred to output shift register
CSN
time
CSN low to high: data from shift register is transferred to output functions
CLK
Actual data
SDI
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SDI: will accept data on the falling edge of CLK signal
Actual status
SDO
ER-R 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SDO: will change state on the rising edge of CLK signal
time
New data
01
++
time
New status
ERR
0
+
1
+
time
Figure 60 SPI Data Transfer Timing (note the reversed order of LSB and MSB shown in this figure
compared to the register description)
Data Sheet
132
Rev. 1.1, 2014-09-26