English
Language : 

GMS81C5108 Datasheet, PDF (38/102 Pages) Hynix Semiconductor – HYNIX SEMICONDUCTOR INC. 8-BIT SINGLE-CHIP MICROCONTROLLERS
GMS81C5108
The system clock is decided by bit1 of the system clock
mode register, SCMR. In selection Sub clock, to oscillate
or stop the Main clock is decided by bit0 of SCMR.
On the initial reset, internal system clock is PS1 which is
the fastest and other clock can be provided by bit2 and bit3
of SCMR.
SCMR (System Clock Mode Register)
MSB
R/W R/W R/W R
LSB
R/W R/W R/W R/W
ADDRESS: 0F5H
INITIAL VALUE: 00H
SYCC[1:0] (System clock control)
00: main clock on
01: main clock on
10: sub clock on (main clock on)
11: sub clock on (main clock off)
SVD[1:0] (SVD Flag)
SVD0 : set at VDD=2.2V
SVD1 : set at VDD=1.7V
SCS[1:0] (System clock source select)
00:
01:
10:
11:
ffffMMMMAAAAIIIINNNN÷÷÷÷281664
or
or
or
or
ffffSSSSUUUUBBBB÷÷÷÷281664
SVRT (System Reset Control by SVD1 Bit)
0 : System reset by SVD1 Flag
1 : Don’t system reset by SVD1 Flag (Freeze)
SVEN (SVD Operation Enable Bit)
0 : SVD Operation Enable
1 : SVD Operation Disable
* The values of 1.7V and 2.2V could be changed by ±0.2V according to the process of work.
Figure 10-2 SCMR : System Clock Control Registers
JUNE 2001 Ver 1.0
35