English
Language : 

LM3S2B93 Datasheet, PDF (27/1194 Pages) Texas Instruments – Stellaris® LM3S2B93 Microcontroller
Stellaris® LM3S2B93 Microcontroller
Synchronous Serial Interface (SSI) ............................................................................................ 762
Register 1: SSI Control 0 (SSICR0), offset 0x000 .............................................................................. 777
Register 2: SSI Control 1 (SSICR1), offset 0x004 .............................................................................. 779
Register 3: SSI Data (SSIDR), offset 0x008 ...................................................................................... 781
Register 4: SSI Status (SSISR), offset 0x00C ................................................................................... 782
Register 5: SSI Clock Prescale (SSICPSR), offset 0x010 .................................................................. 784
Register 6: SSI Interrupt Mask (SSIIM), offset 0x014 ......................................................................... 785
Register 7: SSI Raw Interrupt Status (SSIRIS), offset 0x018 .............................................................. 786
Register 8: SSI Masked Interrupt Status (SSIMIS), offset 0x01C ........................................................ 788
Register 9: SSI Interrupt Clear (SSIICR), offset 0x020 ....................................................................... 790
Register 10: SSI DMA Control (SSIDMACTL), offset 0x024 ................................................................. 791
Register 11: SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 ............................................. 792
Register 12: SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 ............................................. 793
Register 13: SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 ............................................. 794
Register 14: SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC ............................................ 795
Register 15: SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 ............................................. 796
Register 16: SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 ............................................. 797
Register 17: SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 ............................................. 798
Register 18: SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC ............................................ 799
Register 19: SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 ............................................... 800
Register 20: SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 ............................................... 801
Register 21: SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 ............................................... 802
Register 22: SSI PrimeCell Identification 3 (SSIPCellID3), offset 0xFFC ............................................... 803
Inter-Integrated Circuit (I2C) Interface ........................................................................................ 804
Register 1: I2C Master Slave Address (I2CMSA), offset 0x000 ........................................................... 821
Register 2: I2C Master Control/Status (I2CMCS), offset 0x004 ........................................................... 822
Register 3: I2C Master Data (I2CMDR), offset 0x008 ......................................................................... 827
Register 4: I2C Master Timer Period (I2CMTPR), offset 0x00C ........................................................... 828
Register 5: I2C Master Interrupt Mask (I2CMIMR), offset 0x010 ......................................................... 829
Register 6: I2C Master Raw Interrupt Status (I2CMRIS), offset 0x014 ................................................. 830
Register 7: I2C Master Masked Interrupt Status (I2CMMIS), offset 0x018 ........................................... 831
Register 8: I2C Master Interrupt Clear (I2CMICR), offset 0x01C ......................................................... 832
Register 9: I2C Master Configuration (I2CMCR), offset 0x020 ............................................................ 833
Register 10: I2C Slave Own Address (I2CSOAR), offset 0x800 ............................................................ 834
Register 11: I2C Slave Control/Status (I2CSCSR), offset 0x804 ........................................................... 835
Register 12: I2C Slave Data (I2CSDR), offset 0x808 ........................................................................... 837
Register 13: I2C Slave Interrupt Mask (I2CSIMR), offset 0x80C ........................................................... 838
Register 14: I2C Slave Raw Interrupt Status (I2CSRIS), offset 0x810 ................................................... 839
Register 15: I2C Slave Masked Interrupt Status (I2CSMIS), offset 0x814 .............................................. 840
Register 16: I2C Slave Interrupt Clear (I2CSICR), offset 0x818 ............................................................ 841
Inter-Integrated Circuit Sound (I2S) Interface ............................................................................ 842
Register 1: I2S Transmit FIFO Data (I2STXFIFO), offset 0x000 .......................................................... 855
Register 2: I2S Transmit FIFO Configuration (I2STXFIFOCFG), offset 0x004 ...................................... 856
Register 3: I2S Transmit Module Configuration (I2STXCFG), offset 0x008 .......................................... 857
Register 4: I2S Transmit FIFO Limit (I2STXLIMIT), offset 0x00C ........................................................ 859
Register 5: I2S Transmit Interrupt Status and Mask (I2STXISM), offset 0x010 ..................................... 860
Register 6: I2S Transmit FIFO Level (I2STXLEV), offset 0x018 .......................................................... 861
January 20, 2012
27
Texas Instruments-Production Data