English
Language : 

K4B1G0446D Datasheet, PDF (56/60 Pages) Samsung semiconductor – 1Gb D-die DDR3 SDRAM Specification
K4B1G04(08/16)46D
1Gb DDR3 SDRAM
14.4 Data Setup, Hold and Slew Rate Derating:
For all input signals the total tDS (setup time) and tDH (hold time) required is calculated by adding the data sheet tDS(base) and tDH(base) value (see
Table 52) to the ∆ tDS and ∆tDH (see Table 53) derating value respectively. Example: tDS (total setup time) = tDS(base) + ∆tDS.
Setup (tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC)min.
Setup (tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC)max
(see Figure 25). If the actual signal is always earlier than the nominal slew rate line between shaded ’VREF(DC) to ac region’, use nominal slew rate for
derating value. If the actual signal is later than the nominal slew rate line anywhere
between shaded ’VREF(DC) to ac region’, the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see
Figure 27).
Hold (tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VREF(DC).
Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VREF(DC)
(see Figure 26). If the actual signal is always later than the nominal slew rate line between shaded ’dc level to VREF(DC) region’, use nominal slew rate for
derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded ’dc to VREF(DC) region’, the slew rate of a tangent
line to the actual signal from the dc level to VREF(DC) level is used for derating value (see Figure 28).
For a valid transition the input signal has to remain above/below VIH/IL(AC) for some time tVAC (see Table 54).
Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached VIH/IL(AC) at the time of the rising clock
transition) a valid input signal is still required to complete the transition and reach VIH/IL(AC).
For slew rates in between the values listed in the tables the derating values may obtained by linear interpolation.
These values are typically not subject to production test. They are verified by design and characterization
[ Table 52 ] Data Setup and Hold Base-Value
[ps]
tDS(base)
tDH(base)
DDR3-800
75
150
DDR3-1066
25
100
Note : AC/DC referenced for 1V/ns DQ-slew rate and 2 V/ns DQS slew rate)
DDR3-1333
30
65
DDR3-1600
10
45
reference
VIH/L(AC)
VIH/L(DC)
[ Table 53 ] Derating values DDR3-800/1066/1333/1600 tIS/tIH-ac/dc based
∆tDS, ∆tDH Derating [ps] AC/DC baseda
DQS,DQS Differential Slew Rate
4.0 V/ns
3.0 V/ns
2.0 V/ns
1.8 V/ns
1.6 V/ns
1.4V/ns
∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH
2.0 88 50 88 50 88 50
-
-
-
-
-
-
1.5 59 34 59 34 59 34 67 42
-
-
-
-
1.0 0
0
0
0
0
0
8
8
16 16
-
-
DDR3 DQ 0.9
-
-
-2
-4
-2
-4
6
4
14 12 22 20
-
800/
Slew
rate
0.8
-
-
-
-
-6 -10
2
-2
10
6
18 14
1066 V/ns 0.7
-
-
-
-
-
-
-3
-8
5
0
13
8
0.6 -
-
-
-
-
-
-
-
-1
-10
7
-2
0.5 -
-
-
-
-
-
-
-
-
-
-11 -16
0.4 -
-
-
-
-
-
-
-
-
-
-
-
2.0 75 50 75 50 75 50
-
-
-
-
-
-
1.5 50 34 50 34 50 34 58 42
-
-
-
-
1.0 0
0
0
0
0
0
8
8
16 16
-
-
DDR3 DQ 0.9
-
-
0
-4
0
-4
8
4
16 12 24 20
- Slew
1333/ rate
0.8
-
-
-
-
0
-10
8
-2
16
6
24 14
1600 V/ns 0.7
-
-
-
-
-
-
8
-8
16
0
24
8
0.6 -
-
-
-
-
-
-
-
15 -10 23
-2
0.5 -
-
-
-
-
-
-
-
-
-
14 -16
0.4 -
-
-
-
-
-
-
-
-
-
-
-
1.2V/ns
∆tDS ∆tDH
-
-
-
-
-
-
-
-
26 24
21 18
15
8
-2
-6
-30 -26
-
-
-
-
-
-
-
-
32 24
32 18
31
8
22
-6
7
-26
1.0V/ns
∆tDS ∆tDH
-
-
-
-
-
-
-
-
-
-
29 34
23 24
6
10
-22 -10
-
-
-
-
-
-
-
-
-
-
40 34
39 24
30 10
15 -10
Note : a. Cell contents shaded in red are defined as ’not supported’.
[ Table 54 ] Required time tVAC above VIH(AC) {blow VIL(AC)} for valid transition
Slew Rate[V/ns]
>2.0
2.0
1.5
1.0
0.9
0.8
0.7
0.6
0.5
<0.5
tVAC[ps] DDR3-800/1066
min
max
75
-
57
-
50
-
38
-
34
-
29
-
22
-
13
-
0
-
0
-
Page 56 of 60
tVAC[ps] DDR3-1333/1600
min
max
175
-
170
-
167
-
163
-
162
-
161
-
159
-
155
-
155
-
150
-
Rev. 1.1 August 2008