English
Language : 

HYB18T512400BF Datasheet, PDF (5/57 Pages) Qimonda AG – 512-Mbit Double-Data-Rate-Two SDRAM
HYB18T512xxxBF–[2.5…5]
512-Mbit Double-Data-Rate-Two SDRAM
Table 4 Performance for DDR2–400B
Product Type Speed Code
Speed Grade
max. Clock Frequency
min. RAS-CAS-Delay
min. Row Precharge Time
min. Row Active Time
min. Row Cycle Time
@CL5
@CL4
@CL3
fCK5
fCK4
fCK3
tRCD
tRP
tRAS
tRC
–5
DDR2–400B 3–3–3
200
200
200
15
15
40
55
Units
—
MHz
MHz
MHz
ns
ns
ns
ns
1.2
Description
The 512-Mb DDR2 DRAM is a high-speed Double-
Data-Rate-Two CMOS DRAM device containing
536,870,912 bits and internally configured as a quad-
bank DRAM. The 512-Mb device is organized as either
32 Mbit × 4 I/O ×4 banks, 16 Mbit ×8 I/O × 4 banks or
8 Mbit ×16 I/O ×4 banks chip. These devices achieve
high speed transfer rates starting at 400 Mb/sec/pin for
general applications. See Table 1 to Table 4 for
performance figures.
The device is designed to comply with all DDR2 DRAM
key features:
1. Posted CAS with additive latency,
2. Write latency = read latency - 1,
3. Normal and weak strength data-output driver,
4. Off-Chip Driver (OCD) impedance adjustment
5. On-Die Termination (ODT) function.
All of the control and address inputs are synchronized
with a pair of externally supplied differential clocks.
Inputs are latched at the cross point of differential
clocks (CK rising and CK falling). All I/Os are
synchronized with a single ended DQS or differential
DQS-DQS pair in a source synchronous fashion.
A 16-bit address bus for ×4 and ×8 organized
components and a 15-bit address bus for ×16
components is used to convey row, column and bank
address information in a RAS-CAS multiplexing style.
The DDR2 device operates with a 1.8 V ± 0.1 V power
supply. An Auto-Refresh and Self-Refresh mode is
provided along with various power-saving power-down
modes.
The functionality described and the timing
specifications included in this data sheet are for the
DLL Enabled mode of operation.
The DDR2 SDRAM is available in PG-TFBGA
package.
Internet Data Sheet
5
Rev. 1.05, 2007-01
03292006-YBYM-WG0Z