English
Language : 

PDI1394L41 Datasheet, PDF (10/81 Pages) NXP Semiconductors – 1394 content protection AV link layer controller
Philips Semiconductors
1394 content protection AV link layer controller
Preliminary specification
PDI1394L41
9.4 Phy Interface
PIN No.
PIN SYMBOL I/O
NAME AND FUNCTION
82, 81, 80, 79,
76, 75, 74, 73
PHY D[0:7]
Data 0 (MSB) through 7 (NOTE: To preserve compatibility to the specified Link-Phy interface of
I/O
the IEEE 1394–1995 standard, Annex J, bit 0 is the most significant bit). Data is expected on
AV D[0:1] for 100Mb/s, AV D[0:3] for 200Mb/s, and AV D[0:7] for 400Mb/s. See IEEE 1394–1995
standard, Annex J for more information.
86, 85
PHY CTL[0:1] I/O Control Lines between Link and Phy. See 1394 Specification for more information.
47
1394 MODE I 1394–1995 Annex J PHY (HIGH), or 1394.a PHY (LOW)
87
LREQ
O
Link Request. Bus request to access the PHY. See IEEE 1394–1995 standard, Annex J for more
information. (Used to request arbitration or read/write PHY registers).
88
SCLK
I System clock. 49.152MHz input from the PHY (the PHY-LINK interface operates at this frequency).
91
LPS
O Link power status.
92
LINKON
I
L41 generates a host interrupt when this pin receives a link on signal from the PHY. Interrupt is a
request from another node for the L41 to be powered up (see PD pin).
Isolation mode. This pin is asserted (LOW) when an Annex J type isolation barrier is used.
93
ISON
I
See IEEE 1394–1995 Annex J. for more information. When tied HIGH, this pin enables internal
bushold circuitry on the affected PHY interface pins (see below). Active bushold circuits allow
either the direct connection to PHY pins or the use of the single capacitor isolation mode.
9.5 Other Pins
PIN No.
PIN SYMBOL I/O
NAME AND FUNCTION
5, 11, 17, 23,
34, 43, 53, 60,
69, 77, 83, 89,
94, 106, 112,
119, 131, 137
GND
Ground reference
6, 12, 18, 24,
35, 44, 54, 61,
70, 78, 84, 90,
VDD
95, 107, 113,
120, 132, 138
3.3V ± 0.3V power supply
Power Down. When asserted (high), the AV Link goes into a low power mode and de-asserts the
48
PD1,2,3,4
I
LPS pin. When in this state, reads and writes to the registers are not allowed. The AV Link will
resume operation when PD is de-asserted (low), all register settings and configurations are
restored to their pre power down values.
49, 50, 51, 52,
58, 59, 65, 66,
67, 68, 71, 72
144
RESERVED
NA
These pins are reserved for factory testing. For normal operation they should be connected to
ground.
55
CLK50
O Auxiliary clock, value is SCLK (usually 49.152 MHz)
56
CYCLEIN
I
Provides the capability to supply an external cycle timer signal for the beginning of 1394 bus
cycles.
57
CYCLEOUT O Reproduces the 8kHz cycle clock of the cycle master.
62, 63, 64
TESTPIN
Test pins. These signals must be connected to ground.
NOTES:
Before asserting the RPL bit, SWPD or setting the PD pin high, the user should assure that the link chip is in the following state of operation:
1. The isochronous transmit FIFO is not receiving data for transmission
2. The isochronous transmitter is disabled
3. No asynchronous packets are being generated for transmission
4. Both the ASYNC request and response queues are empty
2000 Apr 15
7