English
Language : 

IS66WVC2M16ALL Datasheet, PDF (60/67 Pages) Integrated Silicon Solution, Inc – Mixed Mode supports asynchronous write and synchronous read operation
IS66WVC2M16ALL
Figure 45: Asynchronous WRITE followed by Burst READ
CLK
Address
DQ0-
DQ15
ADV#
CE#
UB#/LB#
WE#
tVP
tCVS
tAW
tWR
VALID
ADDRESS
tDS tDH
VALID
DATA
tVS
VALID
ADDRESS
tSP tHD
tSP tHD
tCW
NOTE2
tCSP
tCBPH
tBW
tSP
tWP
OE#
WAIT HiZ
tCLK
tACLK
tKOH
VALID
OUTPUT
tHD
tHD
tOLZ
tBOE
tHZ
tKHTL
Notes:
1. Non-default BCR settings for asynchronous WRITE followed by burst READ: fixed or variable
latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. When transitioning between asynchronous and variable-latency burst operations, CE# must
go HIGH. CE# can stay LOW when transitioning to fixed-latency burst READs. A refresh
opportunity must be provided every tCEM. A refresh opportunity is satisfied by either of the
following two conditions: a) clocked CE# HIGH or b) CE# HIGH for longer than 15ns.
Rev.A | June 2011
www.issi.com – SRAM@issi.com
60